xref: /XiangShan/src/main/scala/system/SoC.scala (revision 2e3a956e7dd9e14d5f62d4fedf31e4f4a51f9633)
1package system
2
3import chipsalliance.rocketchip.config.Parameters
4import device.{AXI4Plic, AXI4Timer, TLTimer}
5import chisel3._
6import chisel3.util._
7import freechips.rocketchip.diplomacy.{AddressSet, LazyModule, LazyModuleImp}
8import freechips.rocketchip.tilelink.{BankBinder, TLBuffer, TLBundleParameters, TLCacheCork, TLClientNode, TLFilter, TLFuzzer, TLIdentityNode, TLToAXI4, TLWidthWidget, TLXbar}
9import utils.{DataDontCareNode, DebugIdentityNode}
10import utils.XSInfo
11import xiangshan.{DifftestBundle, HasXSLog, HasXSParameter, XSBundle, XSCore}
12import xiangshan.cache.prefetch._
13import sifive.blocks.inclusivecache.{CacheParameters, InclusiveCache, InclusiveCacheMicroParameters}
14import freechips.rocketchip.diplomacy.{AddressSet, LazyModule, LazyModuleImp}
15import freechips.rocketchip.devices.tilelink.{DevNullParams, TLError}
16import freechips.rocketchip.amba.axi4.{AXI4Deinterleaver, AXI4Fragmenter, AXI4IdIndexer, AXI4IdentityNode, AXI4ToTL, AXI4UserYanker}
17import freechips.rocketchip.diplomaticobjectmodel.logicaltree.GenericLogicalTreeNode
18import freechips.rocketchip.interrupts.{IntSinkNode, IntSinkParameters, IntSinkPortParameters, IntSinkPortSimple}
19import freechips.rocketchip.tile.{BusErrorUnit, BusErrorUnitParams, BusErrors, L1BusErrors}
20
21case class SoCParameters
22(
23  NumCores: Integer = 1,
24  EnableILA: Boolean = false,
25  HasL2Cache: Boolean = false,
26  HasPrefetch: Boolean = false
27)
28
29trait HasSoCParameter extends HasXSParameter{
30  val soc = top.Parameters.get.socParameters
31  val NumCores = soc.NumCores
32  val EnableILA = soc.EnableILA
33  val HasL2cache = soc.HasL2Cache
34  val HasPrefetch = soc.HasPrefetch
35}
36
37class ILABundle extends Bundle {}
38
39
40class L1CacheErrorInfo extends XSBundle{
41  val paddr = Valid(UInt(PAddrBits.W))
42  // for now, we only detect ecc
43  val ecc_error = Valid(Bool())
44}
45
46class XSL1BusErrors(val nCores: Int) extends  BusErrors {
47  val icache = Vec(nCores, new L1CacheErrorInfo)
48  val dcache = Vec(nCores, new L1CacheErrorInfo)
49
50  override def toErrorList: List[Option[(ValidIO[UInt], String, String)]] =
51    List.tabulate(nCores){i =>
52      List(
53        Some(icache(i).paddr, s"IBUS_$i", s"Icache_$i bus error"),
54        Some(icache(i).ecc_error, s"I_ECC_$i", s"Icache_$i ecc error"),
55        Some(dcache(i).paddr, s"DBUS_$i", s"Dcache_$i bus error"),
56        Some(dcache(i).ecc_error, s"D_ECC_$i", s"Dcache_$i ecc error")
57      )
58    }.flatten
59}
60
61class XSSoc()(implicit p: Parameters) extends LazyModule with HasSoCParameter {
62  // CPU Cores
63  private val xs_core = Seq.fill(NumCores)(LazyModule(new XSCore()))
64
65  // L1 to L2 network
66  // -------------------------------------------------
67  private val l2_xbar = Seq.fill(NumCores)(TLXbar())
68
69  private val l2cache = Seq.fill(NumCores)(LazyModule(new InclusiveCache(
70    CacheParameters(
71      level = 2,
72      ways = L2NWays,
73      sets = L2NSets,
74      blockBytes = L2BlockSize,
75      beatBytes = L1BusWidth / 8, // beatBytes = l1BusDataWidth / 8
76      cacheName = s"L2"
77    ),
78    InclusiveCacheMicroParameters(
79      writeBytes = 32
80    )
81  )))
82
83  private val l2prefetcher = Seq.fill(NumCores)(LazyModule(new L2Prefetcher()))
84
85  // L2 to L3 network
86  // -------------------------------------------------
87  private val l3_xbar = TLXbar()
88
89  private val l3_node = LazyModule(new InclusiveCache(
90    CacheParameters(
91      level = 3,
92      ways = L3NWays,
93      sets = L3NSets,
94      blockBytes = L3BlockSize,
95      beatBytes = L2BusWidth / 8,
96      cacheName = "L3"
97    ),
98    InclusiveCacheMicroParameters(
99      writeBytes = 32
100    )
101  )).node
102
103  // L3 to memory network
104  // -------------------------------------------------
105  private val memory_xbar = TLXbar()
106  private val mmioXbar = TLXbar()
107
108  // only mem, dma and extDev are visible externally
109  val mem = Seq.fill(L3NBanks)(AXI4IdentityNode())
110  val dma = AXI4IdentityNode()
111  val extDev = AXI4IdentityNode()
112
113  // connections
114  // -------------------------------------------------
115  for (i <- 0 until NumCores) {
116    l2_xbar(i) := TLBuffer() := DebugIdentityNode() := xs_core(i).memBlock.dcache.clientNode
117    l2_xbar(i) := TLBuffer() := DebugIdentityNode() := xs_core(i).l1pluscache.clientNode
118    l2_xbar(i) := TLBuffer() := DebugIdentityNode() := xs_core(i).ptw.node
119    l2_xbar(i) := TLBuffer() := DebugIdentityNode() := l2prefetcher(i).clientNode
120
121    mmioXbar   := TLBuffer() := DebugIdentityNode() := xs_core(i).memBlock.uncache.clientNode
122    mmioXbar   := TLBuffer() := DebugIdentityNode() := xs_core(i).frontend.instrUncache.clientNode
123    l2cache(i).node := DataDontCareNode(a = true, b = true) := TLBuffer() := DebugIdentityNode() := l2_xbar(i)
124    l3_xbar := TLBuffer() := DebugIdentityNode() := l2cache(i).node
125  }
126
127  // DMA should not go to MMIO
128  val mmioRange = AddressSet(base = 0x0000000000L, mask = 0x007fffffffL)
129  // AXI4ToTL needs a TLError device to route error requests,
130  // add one here to make it happy.
131  val tlErrorParams = DevNullParams(
132    address = Seq(mmioRange),
133    maxAtomic = 8,
134    maxTransfer = 64)
135  val tlError = LazyModule(new TLError(params = tlErrorParams, beatBytes = L2BusWidth / 8))
136  private val tlError_xbar = TLXbar()
137  tlError_xbar :=
138    AXI4ToTL() :=
139    AXI4UserYanker(Some(1)) :=
140    AXI4Fragmenter() :=
141    AXI4IdIndexer(1) :=
142    dma
143  tlError.node := tlError_xbar
144
145  l3_xbar :=
146    TLBuffer() :=
147    DebugIdentityNode() :=
148    tlError_xbar
149
150  val bankedNode =
151    BankBinder(L3NBanks, L3BlockSize) :*= l3_node :*= TLBuffer() :*= DebugIdentityNode() :*= l3_xbar
152
153  for(i <- 0 until L3NBanks) {
154    mem(i) :=
155      AXI4UserYanker() :=
156      TLToAXI4() :=
157      TLWidthWidget(L3BusWidth / 8) :=
158      TLBuffer() :=
159      TLCacheCork() :=
160      bankedNode
161  }
162
163  private val clint = LazyModule(new TLTimer(
164    Seq(AddressSet(0x38000000L, 0x0000ffffL)),
165    sim = !env.FPGAPlatform
166  ))
167
168  clint.node := mmioXbar
169  extDev := AXI4UserYanker() := TLToAXI4() := mmioXbar
170
171  val fakeTreeNode = new GenericLogicalTreeNode
172
173  val beu = LazyModule(
174    new BusErrorUnit(new XSL1BusErrors(NumCores), BusErrorUnitParams(0x38010000), fakeTreeNode))
175  beu.node := mmioXbar
176
177  class BeuSinkNode()(implicit p: Parameters) extends LazyModule {
178    val intSinkNode = IntSinkNode(IntSinkPortSimple())
179    lazy val module = new LazyModuleImp(this){
180      val interrupt = IO(Output(Bool()))
181      interrupt := intSinkNode.in.head._1.head
182    }
183  }
184  val beuSink = LazyModule(new BeuSinkNode())
185  beuSink.intSinkNode := beu.intNode
186
187  val plic = LazyModule(new AXI4Plic(
188    Seq(AddressSet(0x3c000000L, 0x03ffffffL)),
189    sim = !env.FPGAPlatform
190  ))
191  plic.node := AXI4UserYanker() := TLToAXI4() := mmioXbar
192
193  lazy val module = new LazyModuleImp(this){
194    val io = IO(new Bundle{
195      val extIntrs = Input(UInt(NrExtIntr.W))
196      // val meip = Input(Vec(NumCores, Bool()))
197      val ila = if(env.FPGAPlatform && EnableILA) Some(Output(new ILABundle)) else None
198    })
199    val difftestIO0 = IO(new DifftestBundle())
200    val difftestIO1 = IO(new DifftestBundle())
201    val difftestIO = Seq(difftestIO0, difftestIO1)
202
203    val trapIO0 = IO(new xiangshan.TrapIO())
204    val trapIO1 = IO(new xiangshan.TrapIO())
205    val trapIO = Seq(trapIO0, trapIO1)
206
207    plic.module.io.extra.get.intrVec <> RegNext(beuSink.module.interrupt)
208
209    for (i <- 0 until NumCores) {
210      xs_core(i).module.io.hartId := i.U
211      xs_core(i).module.io.externalInterrupt.mtip := clint.module.io.mtip(i)
212      xs_core(i).module.io.externalInterrupt.msip := clint.module.io.msip(i)
213      beu.module.io.errors.icache(i) := RegNext(xs_core(i).module.io.icache_error)
214      beu.module.io.errors.dcache(i) := RegNext(xs_core(i).module.io.dcache_error)
215      // xs_core(i).module.io.externalInterrupt.meip := RegNext(RegNext(io.meip(i)))
216      xs_core(i).module.io.externalInterrupt.meip := plic.module.io.extra.get.meip(i)
217      l2prefetcher(i).module.io.enable := RegNext(xs_core(i).module.io.l2_pf_enable)
218      l2prefetcher(i).module.io.in <> l2cache(i).module.io
219    }
220
221    difftestIO0 <> xs_core(0).module.difftestIO
222    difftestIO1 <> DontCare
223    trapIO0 <> xs_core(0).module.trapIO
224    trapIO1 <> DontCare
225
226    if (env.DualCore) {
227      difftestIO1 <> xs_core(1).module.difftestIO
228      trapIO1 <> xs_core(1).module.trapIO
229    }
230    // do not let dma AXI signals optimized out
231    dontTouch(dma.out.head._1)
232    dontTouch(extDev.out.head._1)
233    dontTouch(io.extIntrs)
234  }
235
236}
237