xref: /XiangShan/src/main/scala/system/SoC.scala (revision c33deca9ac63869fa9a28ad5641cd23f024d5af6)
1c6d43980SLemover/***************************************************************************************
2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
4c6d43980SLemover*
5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2.
6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at:
8c6d43980SLemover*          http://license.coscl.org.cn/MulanPSL2
9c6d43980SLemover*
10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13c6d43980SLemover*
14c6d43980SLemover* See the Mulan PSL v2 for more details.
15c6d43980SLemover***************************************************************************************/
16c6d43980SLemover
17006e1884SZihao Yupackage system
18006e1884SZihao Yu
198891a219SYinan Xuimport org.chipsalliance.cde.config.{Field, Parameters}
20006e1884SZihao Yuimport chisel3._
21096ea47eSzhanglinjuanimport chisel3.util._
2298c71602SJiawei Linimport device.{DebugModule, TLPMA, TLPMAIO}
236695f071SYinan Xuimport freechips.rocketchip.amba.axi4._
24bbe4506dSTang Haojinimport freechips.rocketchip.devices.debug.DebugModuleKey
256695f071SYinan Xuimport freechips.rocketchip.devices.tilelink._
2673be64b3SJiawei Linimport freechips.rocketchip.diplomacy.{AddressSet, IdRange, InModuleBody, LazyModule, LazyModuleImp, MemoryDevice, RegionType, SimpleDevice, TransferSizes}
2773be64b3SJiawei Linimport freechips.rocketchip.interrupts.{IntSourceNode, IntSourcePortSimple}
286695f071SYinan Xuimport freechips.rocketchip.regmapper.{RegField, RegFieldDesc, RegFieldGroup}
2998c71602SJiawei Linimport freechips.rocketchip.tilelink._
308537b88aSTang Haojinimport freechips.rocketchip.util.AsyncQueueParams
3198c71602SJiawei Linimport huancun._
326695f071SYinan Xuimport top.BusPerfMonitor
336695f071SYinan Xuimport utility.{ReqSourceKey, TLClientsMerger, TLEdgeBuffer, TLLogger}
345bd65c56STang Haojinimport xiangshan.backend.fu.{MemoryRange, PMAConfigEntry, PMAConst}
355bd65c56STang Haojinimport xiangshan.{DebugOptionsKey, PMParameKey, XSTileKey}
365c060727Ssumailyycimport coupledL2.{EnableCHI, L2Param}
378537b88aSTang Haojinimport coupledL2.tl2chi.CHIIssue
385c060727Ssumailyycimport openLLC.OpenLLCParam
39a428082bSLinJiawei
402225d46eSJiawei Lincase object SoCParamsKey extends Field[SoCParameters]
412225d46eSJiawei Lin
42a428082bSLinJiaweicase class SoCParameters
43a428082bSLinJiawei(
44a428082bSLinJiawei  EnableILA: Boolean = false,
453ea4388cSHaoyuan Feng  PAddrBits: Int = 48,
465bd65c56STang Haojin  PmemRanges: Seq[MemoryRange] = Seq(MemoryRange(0x80000000L, 0x80000000000L)),
475bd65c56STang Haojin  PMAConfigs: Seq[PMAConfigEntry] = Seq(
485bd65c56STang Haojin    PMAConfigEntry(0x0L, range = 0x1000000000000L, a = 3),
495bd65c56STang Haojin    PMAConfigEntry(0x80000000000L, c = true, atomic = true, a = 1, x = true, w = true, r = true),
505bd65c56STang Haojin    PMAConfigEntry(0x80000000L, a = 1, w = true, r = true),
515bd65c56STang Haojin    PMAConfigEntry(0x3A000000L, a = 1),
525bd65c56STang Haojin    PMAConfigEntry(0x38022000L, a = 1, w = true, r = true),
535bd65c56STang Haojin    PMAConfigEntry(0x38021000L, a = 1, x = true, w = true, r = true),
545bd65c56STang Haojin    PMAConfigEntry(0x38020000L, a = 1, w = true, r = true),
555bd65c56STang Haojin    PMAConfigEntry(0x30050000L, a = 1, w = true, r = true), // FIXME: GPU space is cacheable?
565bd65c56STang Haojin    PMAConfigEntry(0x30010000L, a = 1, w = true, r = true),
575bd65c56STang Haojin    PMAConfigEntry(0x20000000L, a = 1, x = true, w = true, r = true),
585bd65c56STang Haojin    PMAConfigEntry(0x10000000L, a = 1, w = true, r = true),
595bd65c56STang Haojin    PMAConfigEntry(0)
605bd65c56STang Haojin  ),
61bbe4506dSTang Haojin  CLINTRange: AddressSet = AddressSet(0x38000000L, CLINTConsts.size - 1),
62bbe4506dSTang Haojin  BEURange: AddressSet = AddressSet(0x38010000L, 0xfff),
63bbe4506dSTang Haojin  PLICRange: AddressSet = AddressSet(0x3c000000L, PLICConsts.size(PLICConsts.maxMaxHarts) - 1),
64bbe4506dSTang Haojin  PLLRange: AddressSet = AddressSet(0x3a000000L, 0xfff),
65bbe4506dSTang Haojin  UARTLiteForDTS: Boolean = true, // should be false in SimMMIO
66c679fdb3Srvcoresjw  extIntrs: Int = 64,
67a1ea7f76SJiawei Lin  L3NBanks: Int = 4,
684f94c0c6SJiawei Lin  L3CacheParamsOpt: Option[HCCacheParameters] = Some(HCCacheParameters(
69d2b20d1aSTang Haojin    name = "L3",
70a1ea7f76SJiawei Lin    level = 3,
71a1ea7f76SJiawei Lin    ways = 8,
72a1ea7f76SJiawei Lin    sets = 2048 // 1MB per bank
73a5b77de4STang Haojin  )),
74a57c9536STang Haojin  OpenLLCParamsOpt: Option[OpenLLCParam] = None,
754b40434cSzhanglinjuan  XSTopPrefix: Option[String] = None,
768537b88aSTang Haojin  NodeIDWidthList: Map[String, Int] = Map(
778537b88aSTang Haojin    "B" -> 7,
788537b88aSTang Haojin    "E.b" -> 11
798537b88aSTang Haojin  ),
80007f6122SXuan Hu  NumHart: Int = 64,
81007f6122SXuan Hu  NumIRFiles: Int = 7,
82007f6122SXuan Hu  NumIRSrc: Int = 256,
83720dd621STang Haojin  UseXSNoCTop: Boolean = false,
84*c33deca9Sklin02  UseXSNoCDiffTop: Boolean = false,
85007f6122SXuan Hu  IMSICUseTL: Boolean = false,
8606076152Syulightenyu  EnableCHIAsyncBridge: Option[AsyncQueueParams] = Some(AsyncQueueParams(depth = 16, sync = 3, safe = false)),
877ff4ebdcSTang Haojin  EnableClintAsyncBridge: Option[AsyncQueueParams] = Some(AsyncQueueParams(depth = 1, sync = 3, safe = false))
882225d46eSJiawei Lin){
89a57c9536STang Haojin  require(
90a57c9536STang Haojin    L3CacheParamsOpt.isDefined ^ OpenLLCParamsOpt.isDefined || L3CacheParamsOpt.isEmpty && OpenLLCParamsOpt.isEmpty,
91a57c9536STang Haojin    "Atmost one of L3CacheParamsOpt and OpenLLCParamsOpt should be defined"
92a57c9536STang Haojin  )
932225d46eSJiawei Lin  // L3 configurations
942225d46eSJiawei Lin  val L3InnerBusWidth = 256
952225d46eSJiawei Lin  val L3BlockSize = 64
962225d46eSJiawei Lin  // on chip network configurations
972225d46eSJiawei Lin  val L3OuterBusWidth = 256
98bbe4506dSTang Haojin  val UARTLiteRange = AddressSet(0x40600000, if (UARTLiteForDTS) 0x3f else 0xf)
992225d46eSJiawei Lin}
1002225d46eSJiawei Lin
1012225d46eSJiawei Lintrait HasSoCParameter {
1022225d46eSJiawei Lin  implicit val p: Parameters
1032225d46eSJiawei Lin
1042225d46eSJiawei Lin  val soc = p(SoCParamsKey)
1052225d46eSJiawei Lin  val debugOpts = p(DebugOptionsKey)
10634ab1ae9SJiawei Lin  val tiles = p(XSTileKey)
10778a8cd25Szhanglinjuan  val enableCHI = p(EnableCHI)
1088537b88aSTang Haojin  val issue = p(CHIIssue)
10934ab1ae9SJiawei Lin
11034ab1ae9SJiawei Lin  val NumCores = tiles.size
111a428082bSLinJiawei  val EnableILA = soc.EnableILA
1122225d46eSJiawei Lin
113725e8ddcSchengguanghui  // Parameters for trace extension
114725e8ddcSchengguanghui  val TraceTraceGroupNum          = tiles.head.traceParams.TraceGroupNum
115725e8ddcSchengguanghui  val TraceCauseWidth             = tiles.head.XLEN
116551cc696Schengguanghui  val TraceTvalWidth              = tiles.head.traceParams.IaddrWidth
117725e8ddcSchengguanghui  val TracePrivWidth              = tiles.head.traceParams.PrivWidth
118551cc696Schengguanghui  val TraceIaddrWidth             = tiles.head.traceParams.IaddrWidth
119725e8ddcSchengguanghui  val TraceItypeWidth             = tiles.head.traceParams.ItypeWidth
120725e8ddcSchengguanghui  val TraceIretireWidthCompressed = log2Up(tiles.head.RenameWidth * tiles.head.CommitWidth * 2)
121725e8ddcSchengguanghui  val TraceIlastsizeWidth         = tiles.head.traceParams.IlastsizeWidth
122725e8ddcSchengguanghui
1232225d46eSJiawei Lin  // L3 configurations
1242225d46eSJiawei Lin  val L3InnerBusWidth = soc.L3InnerBusWidth
1252225d46eSJiawei Lin  val L3BlockSize = soc.L3BlockSize
1262225d46eSJiawei Lin  val L3NBanks = soc.L3NBanks
1272225d46eSJiawei Lin
1282225d46eSJiawei Lin  // on chip network configurations
1292225d46eSJiawei Lin  val L3OuterBusWidth = soc.L3OuterBusWidth
1302225d46eSJiawei Lin
1312225d46eSJiawei Lin  val NrExtIntr = soc.extIntrs
132007f6122SXuan Hu
133007f6122SXuan Hu  val SetIpNumValidSize = soc.NumHart * soc.NumIRFiles
134007f6122SXuan Hu
135007f6122SXuan Hu  val NumIRSrc = soc.NumIRSrc
136e2725c9eSzhanglinjuan
137e2725c9eSzhanglinjuan  val EnableCHIAsyncBridge = if (enableCHI && soc.EnableCHIAsyncBridge.isDefined)
138e2725c9eSzhanglinjuan    soc.EnableCHIAsyncBridge else None
139e2725c9eSzhanglinjuan  val EnableClintAsyncBridge = soc.EnableClintAsyncBridge
140303b861dSZihao Yu}
141303b861dSZihao Yu
142bbe4506dSTang Haojintrait HasPeripheralRanges {
143bbe4506dSTang Haojin  implicit val p: Parameters
144bbe4506dSTang Haojin
145bbe4506dSTang Haojin  private def soc = p(SoCParamsKey)
146bbe4506dSTang Haojin  private def dm = p(DebugModuleKey)
147bbe4506dSTang Haojin  private def pmParams = p(PMParameKey)
148bbe4506dSTang Haojin
149bbe4506dSTang Haojin  private def mmpma = pmParams.mmpma
150bbe4506dSTang Haojin
151bbe4506dSTang Haojin  def onChipPeripheralRanges: Map[String, AddressSet] = Map(
152bbe4506dSTang Haojin    "CLINT" -> soc.CLINTRange,
153bbe4506dSTang Haojin    "BEU"   -> soc.BEURange,
154bbe4506dSTang Haojin    "PLIC"  -> soc.PLICRange,
155bbe4506dSTang Haojin    "PLL"   -> soc.PLLRange,
156bbe4506dSTang Haojin    "UART"  -> soc.UARTLiteRange,
157bbe4506dSTang Haojin    "DEBUG" -> dm.get.address,
158bbe4506dSTang Haojin    "MMPMA" -> AddressSet(mmpma.address, mmpma.mask)
159bbe4506dSTang Haojin  ) ++ (
160bbe4506dSTang Haojin    if (soc.L3CacheParamsOpt.map(_.ctrl.isDefined).getOrElse(false))
161bbe4506dSTang Haojin      Map("L3CTL" -> AddressSet(soc.L3CacheParamsOpt.get.ctrl.get.address, 0xffff))
162bbe4506dSTang Haojin    else
163bbe4506dSTang Haojin      Map()
164bbe4506dSTang Haojin  )
165bbe4506dSTang Haojin
166bbe4506dSTang Haojin  def peripheralRange = onChipPeripheralRanges.values.foldLeft(Seq(AddressSet(0x0, 0x7fffffffL))) { (acc, x) =>
167bbe4506dSTang Haojin    acc.flatMap(_.subtract(x))
168bbe4506dSTang Haojin  }
169bbe4506dSTang Haojin}
170bbe4506dSTang Haojin
1711e3fad10SLinJiaweiclass ILABundle extends Bundle {}
172303b861dSZihao Yu
1733e586e47Slinjiawei
174bbe4506dSTang Haojinabstract class BaseSoC()(implicit p: Parameters) extends LazyModule with HasSoCParameter with HasPeripheralRanges {
17578a8cd25Szhanglinjuan  val bankedNode = Option.when(!enableCHI)(BankBinder(L3NBanks, L3BlockSize))
17678a8cd25Szhanglinjuan  val peripheralXbar = Option.when(!enableCHI)(TLXbar())
1771bf9a05aSzhanglinjuan  val l3_xbar = Option.when(!enableCHI)(TLXbar())
1781bf9a05aSzhanglinjuan  val l3_banked_xbar = Option.when(!enableCHI)(TLXbar())
17978a8cd25Szhanglinjuan
1801bf9a05aSzhanglinjuan  val soc_xbar = Option.when(enableCHI)(AXI4Xbar())
1813e586e47Slinjiawei}
1823e586e47Slinjiawei
18373be64b3SJiawei Lin// We adapt the following three traits from rocket-chip.
18473be64b3SJiawei Lin// Source: rocket-chip/src/main/scala/subsystem/Ports.scala
18573be64b3SJiawei Lintrait HaveSlaveAXI4Port {
18673be64b3SJiawei Lin  this: BaseSoC =>
1879637c0c6SLinJiawei
18873be64b3SJiawei Lin  val idBits = 14
18973be64b3SJiawei Lin
19073be64b3SJiawei Lin  val l3FrontendAXI4Node = AXI4MasterNode(Seq(AXI4MasterPortParameters(
19173be64b3SJiawei Lin    Seq(AXI4MasterParameters(
19273be64b3SJiawei Lin      name = "dma",
19373be64b3SJiawei Lin      id = IdRange(0, 1 << idBits)
19473be64b3SJiawei Lin    ))
19573be64b3SJiawei Lin  )))
1961bf9a05aSzhanglinjuan
1971bf9a05aSzhanglinjuan  if (l3_xbar.isDefined) {
1981bf9a05aSzhanglinjuan    val errorDevice = LazyModule(new TLError(
19973be64b3SJiawei Lin      params = DevNullParams(
20073be64b3SJiawei Lin        address = Seq(AddressSet(0x0, 0x7fffffffL)),
20173be64b3SJiawei Lin        maxAtomic = 8,
20273be64b3SJiawei Lin        maxTransfer = 64),
20373be64b3SJiawei Lin      beatBytes = L3InnerBusWidth / 8
20473be64b3SJiawei Lin    ))
2051bf9a05aSzhanglinjuan    errorDevice.node :=
2061bf9a05aSzhanglinjuan      l3_xbar.get :=
20773be64b3SJiawei Lin      TLFIFOFixer() :=
20808bf93ffSrvcoresjw      TLWidthWidget(32) :=
20973be64b3SJiawei Lin      AXI4ToTL() :=
21073be64b3SJiawei Lin      AXI4UserYanker(Some(1)) :=
21173be64b3SJiawei Lin      AXI4Fragmenter() :=
212be340b14SJiawei Lin      AXI4Buffer() :=
213be340b14SJiawei Lin      AXI4Buffer() :=
21473be64b3SJiawei Lin      AXI4IdIndexer(1) :=
21573be64b3SJiawei Lin      l3FrontendAXI4Node
2161bf9a05aSzhanglinjuan  }
21773be64b3SJiawei Lin
21873be64b3SJiawei Lin  val dma = InModuleBody {
21973be64b3SJiawei Lin    l3FrontendAXI4Node.makeIOs()
22073be64b3SJiawei Lin  }
22173be64b3SJiawei Lin}
22273be64b3SJiawei Lin
22373be64b3SJiawei Lintrait HaveAXI4MemPort {
22473be64b3SJiawei Lin  this: BaseSoC =>
22573be64b3SJiawei Lin  val device = new MemoryDevice
2263ea4388cSHaoyuan Feng  // 48-bit physical address
2273ea4388cSHaoyuan Feng  val memRange = AddressSet(0x00000000L, 0xffffffffffffL).subtract(AddressSet(0x0L, 0x7fffffffL))
22873be64b3SJiawei Lin  val memAXI4SlaveNode = AXI4SlaveNode(Seq(
22973be64b3SJiawei Lin    AXI4SlavePortParameters(
23073be64b3SJiawei Lin      slaves = Seq(
23173be64b3SJiawei Lin        AXI4SlaveParameters(
23273be64b3SJiawei Lin          address = memRange,
23373be64b3SJiawei Lin          regionType = RegionType.UNCACHED,
23473be64b3SJiawei Lin          executable = true,
23573be64b3SJiawei Lin          supportsRead = TransferSizes(1, L3BlockSize),
23673be64b3SJiawei Lin          supportsWrite = TransferSizes(1, L3BlockSize),
23773be64b3SJiawei Lin          interleavedId = Some(0),
23873be64b3SJiawei Lin          resources = device.reg("mem")
2390584d3a8SLinJiawei        )
24073be64b3SJiawei Lin      ),
2416695f071SYinan Xu      beatBytes = L3OuterBusWidth / 8,
2426695f071SYinan Xu      requestKeys = if (debugOpts.FPGAPlatform) Seq() else Seq(ReqSourceKey),
24373be64b3SJiawei Lin    )
24473be64b3SJiawei Lin  ))
24573be64b3SJiawei Lin
24673be64b3SJiawei Lin  val mem_xbar = TLXbar()
24778a8cd25Szhanglinjuan  val l3_mem_pmu = BusPerfMonitor(name = "L3_Mem", enable = !debugOpts.FPGAPlatform && !enableCHI, stat_latency = true)
24878a8cd25Szhanglinjuan  val axi4mem_node = AXI4IdentityNode()
24978a8cd25Szhanglinjuan
25078a8cd25Szhanglinjuan  if (enableCHI) {
25178a8cd25Szhanglinjuan    axi4mem_node :=
2521bf9a05aSzhanglinjuan      soc_xbar.get
25378a8cd25Szhanglinjuan  } else {
25429230e82SJiawei Lin    mem_xbar :=*
255d2b20d1aSTang Haojin      TLBuffer.chainNode(2) :=
256d2b20d1aSTang Haojin      TLCacheCork() :=
257d2b20d1aSTang Haojin      l3_mem_pmu :=
258d2b20d1aSTang Haojin      TLClientsMerger() :=
25929230e82SJiawei Lin      TLXbar() :=*
26078a8cd25Szhanglinjuan      bankedNode.get
26129230e82SJiawei Lin
26229230e82SJiawei Lin    mem_xbar :=
26329230e82SJiawei Lin      TLWidthWidget(8) :=
264b7291c09SJiawei Lin      TLBuffer.chainNode(3, name = Some("PeripheralXbar_to_MemXbar_buffer")) :=
26578a8cd25Szhanglinjuan      peripheralXbar.get
26678a8cd25Szhanglinjuan
26778a8cd25Szhanglinjuan    axi4mem_node :=
26878a8cd25Szhanglinjuan      TLToAXI4() :=
26978a8cd25Szhanglinjuan      TLSourceShrinker(64) :=
27078a8cd25Szhanglinjuan      TLWidthWidget(L3OuterBusWidth / 8) :=
27178a8cd25Szhanglinjuan      TLBuffer.chainNode(2) :=
27278a8cd25Szhanglinjuan      mem_xbar
27378a8cd25Szhanglinjuan  }
27429230e82SJiawei Lin
27529230e82SJiawei Lin  memAXI4SlaveNode :=
276be340b14SJiawei Lin    AXI4Buffer() :=
277acc88887SJiawei Lin    AXI4Buffer() :=
278acc88887SJiawei Lin    AXI4Buffer() :=
27908bf93ffSrvcoresjw    AXI4IdIndexer(idBits = 14) :=
28073be64b3SJiawei Lin    AXI4UserYanker() :=
28173be64b3SJiawei Lin    AXI4Deinterleaver(L3BlockSize) :=
28278a8cd25Szhanglinjuan    axi4mem_node
28373be64b3SJiawei Lin
28473be64b3SJiawei Lin  val memory = InModuleBody {
28573be64b3SJiawei Lin    memAXI4SlaveNode.makeIOs()
28673be64b3SJiawei Lin  }
28773be64b3SJiawei Lin}
28873be64b3SJiawei Lin
28973be64b3SJiawei Lintrait HaveAXI4PeripheralPort { this: BaseSoC =>
29073be64b3SJiawei Lin  val uartDevice = new SimpleDevice("serial", Seq("xilinx,uartlite"))
29173be64b3SJiawei Lin  val uartParams = AXI4SlaveParameters(
292bbe4506dSTang Haojin    address = Seq(soc.UARTLiteRange),
29373be64b3SJiawei Lin    regionType = RegionType.UNCACHED,
29478a8cd25Szhanglinjuan    supportsRead = TransferSizes(1, 32),
29578a8cd25Szhanglinjuan    supportsWrite = TransferSizes(1, 32),
29673be64b3SJiawei Lin    resources = uartDevice.reg
29773be64b3SJiawei Lin  )
29873be64b3SJiawei Lin  val peripheralNode = AXI4SlaveNode(Seq(AXI4SlavePortParameters(
29973be64b3SJiawei Lin    Seq(AXI4SlaveParameters(
30073be64b3SJiawei Lin      address = peripheralRange,
30173be64b3SJiawei Lin      regionType = RegionType.UNCACHED,
30278a8cd25Szhanglinjuan      supportsRead = TransferSizes(1, 32),
30378a8cd25Szhanglinjuan      supportsWrite = TransferSizes(1, 32),
30473be64b3SJiawei Lin      interleavedId = Some(0)
30573be64b3SJiawei Lin    ), uartParams),
30673be64b3SJiawei Lin    beatBytes = 8
30773be64b3SJiawei Lin  )))
30878a8cd25Szhanglinjuan
30978a8cd25Szhanglinjuan  val axi4peripheral_node = AXI4IdentityNode()
3101bf9a05aSzhanglinjuan  val error_xbar = Option.when(enableCHI)(TLXbar())
31173be64b3SJiawei Lin
31273be64b3SJiawei Lin  peripheralNode :=
3139eca914aSYuan Yuchong    AXI4UserYanker() :=
3149eca914aSYuan Yuchong    AXI4IdIndexer(idBits = 2) :=
31559239bc9SJiawei Lin    AXI4Buffer() :=
31659239bc9SJiawei Lin    AXI4Buffer() :=
317be340b14SJiawei Lin    AXI4Buffer() :=
318be340b14SJiawei Lin    AXI4Buffer() :=
31973be64b3SJiawei Lin    AXI4UserYanker() :=
32078a8cd25Szhanglinjuan    // AXI4Deinterleaver(8) :=
32178a8cd25Szhanglinjuan    axi4peripheral_node
32278a8cd25Szhanglinjuan
32378a8cd25Szhanglinjuan  if (enableCHI) {
3241bf9a05aSzhanglinjuan    val error = LazyModule(new TLError(
3251bf9a05aSzhanglinjuan      params = DevNullParams(
3263ea4388cSHaoyuan Feng        address = Seq(AddressSet(0x1000000000000L, 0xffffffffffffL)),
3271bf9a05aSzhanglinjuan        maxAtomic = 8,
3281bf9a05aSzhanglinjuan        maxTransfer = 64),
3291bf9a05aSzhanglinjuan      beatBytes = 8
3301bf9a05aSzhanglinjuan    ))
3311bf9a05aSzhanglinjuan    error.node := error_xbar.get
33278a8cd25Szhanglinjuan    axi4peripheral_node :=
33378a8cd25Szhanglinjuan      AXI4Deinterleaver(8) :=
33478a8cd25Szhanglinjuan      TLToAXI4() :=
3351bf9a05aSzhanglinjuan      error_xbar.get :=
33696d2b585Szhanglinjuan      TLBuffer.chainNode(2, Some("llc_to_peripheral_buffer")) :=
33778a8cd25Szhanglinjuan      TLFIFOFixer() :=
33878a8cd25Szhanglinjuan      TLWidthWidget(L3OuterBusWidth / 8) :=
33978a8cd25Szhanglinjuan      AXI4ToTL() :=
34078a8cd25Szhanglinjuan      AXI4UserYanker() :=
3411bf9a05aSzhanglinjuan      soc_xbar.get
34278a8cd25Szhanglinjuan  } else {
34378a8cd25Szhanglinjuan    axi4peripheral_node :=
34473be64b3SJiawei Lin      AXI4Deinterleaver(8) :=
34573be64b3SJiawei Lin      TLToAXI4() :=
346acc88887SJiawei Lin      TLBuffer.chainNode(3) :=
34778a8cd25Szhanglinjuan      peripheralXbar.get
34878a8cd25Szhanglinjuan  }
34973be64b3SJiawei Lin
35073be64b3SJiawei Lin  val peripheral = InModuleBody {
35173be64b3SJiawei Lin    peripheralNode.makeIOs()
35273be64b3SJiawei Lin  }
35373be64b3SJiawei Lin
35473be64b3SJiawei Lin}
35573be64b3SJiawei Lin
3564b40434cSzhanglinjuanclass MemMisc()(implicit p: Parameters) extends BaseSoC
35773be64b3SJiawei Lin  with HaveAXI4MemPort
35898c71602SJiawei Lin  with PMAConst
35978a8cd25Szhanglinjuan  with HaveAXI4PeripheralPort
36073be64b3SJiawei Lin{
3614b40434cSzhanglinjuan
36278a8cd25Szhanglinjuan  val peripheral_ports = Option.when(!enableCHI)(Array.fill(NumCores) { TLTempNode() })
36378a8cd25Szhanglinjuan  val core_to_l3_ports = Option.when(!enableCHI)(Array.fill(NumCores) { TLTempNode() })
36473be64b3SJiawei Lin
36573be64b3SJiawei Lin  val l3_in = TLTempNode()
36673be64b3SJiawei Lin  val l3_out = TLTempNode()
36773be64b3SJiawei Lin
3681bf9a05aSzhanglinjuan  val device_xbar = Option.when(enableCHI)(TLXbar())
3691bf9a05aSzhanglinjuan  device_xbar.foreach(_ := error_xbar.get)
37078a8cd25Szhanglinjuan
3711bf9a05aSzhanglinjuan  if (l3_banked_xbar.isDefined) {
3721bf9a05aSzhanglinjuan    l3_in :*= TLEdgeBuffer(_ => true, Some("L3_in_buffer")) :*= l3_banked_xbar.get
3731bf9a05aSzhanglinjuan    l3_banked_xbar.get := TLBuffer.chainNode(2) := l3_xbar.get
3741bf9a05aSzhanglinjuan  }
37578a8cd25Szhanglinjuan  bankedNode match {
37678a8cd25Szhanglinjuan    case Some(bankBinder) =>
37778a8cd25Szhanglinjuan      bankBinder :*= TLLogger("MEM_L3", !debugOpts.FPGAPlatform && debugOpts.AlwaysBasicDB) :*= l3_out
37878a8cd25Szhanglinjuan    case None =>
37978a8cd25Szhanglinjuan  }
38073be64b3SJiawei Lin
38173be64b3SJiawei Lin  if(soc.L3CacheParamsOpt.isEmpty){
38273be64b3SJiawei Lin    l3_out :*= l3_in
38373be64b3SJiawei Lin  }
38473be64b3SJiawei Lin
38578a8cd25Szhanglinjuan  if (!enableCHI) {
38678a8cd25Szhanglinjuan    for (port <- peripheral_ports.get) {
38778a8cd25Szhanglinjuan      peripheralXbar.get := TLBuffer.chainNode(2, Some("L2_to_L3_peripheral_buffer")) := port
38878a8cd25Szhanglinjuan    }
38973be64b3SJiawei Lin  }
39073be64b3SJiawei Lin
3914b40434cSzhanglinjuan  core_to_l3_ports.foreach { case _ =>
3924b40434cSzhanglinjuan    for ((core_out, i) <- core_to_l3_ports.get.zipWithIndex){
3931bf9a05aSzhanglinjuan      l3_banked_xbar.get :=*
39462129679Swakafa        TLLogger(s"L3_L2_$i", !debugOpts.FPGAPlatform && debugOpts.AlwaysBasicDB) :=*
39559239bc9SJiawei Lin        TLBuffer() :=
39659239bc9SJiawei Lin        core_out
39773be64b3SJiawei Lin    }
3984b40434cSzhanglinjuan  }
39978a8cd25Szhanglinjuan
400bbe4506dSTang Haojin  val clint = LazyModule(new CLINT(CLINTParams(soc.CLINTRange.base), 8))
4011bf9a05aSzhanglinjuan  if (enableCHI) { clint.node := device_xbar.get }
40278a8cd25Szhanglinjuan  else { clint.node := peripheralXbar.get }
40373be64b3SJiawei Lin
40473be64b3SJiawei Lin  class IntSourceNodeToModule(val num: Int)(implicit p: Parameters) extends LazyModule {
40573be64b3SJiawei Lin    val sourceNode = IntSourceNode(IntSourcePortSimple(num, ports = 1, sources = 1))
406935edac4STang Haojin    class IntSourceNodeToModuleImp(wrapper: LazyModule) extends LazyModuleImp(wrapper) {
40773be64b3SJiawei Lin      val in = IO(Input(Vec(num, Bool())))
40873be64b3SJiawei Lin      in.zip(sourceNode.out.head._1).foreach{ case (i, s) => s := i }
40973be64b3SJiawei Lin    }
410935edac4STang Haojin    lazy val module = new IntSourceNodeToModuleImp(this)
41173be64b3SJiawei Lin  }
41273be64b3SJiawei Lin
413bbe4506dSTang Haojin  val plic = LazyModule(new TLPLIC(PLICParams(soc.PLICRange.base), 8))
41473be64b3SJiawei Lin  val plicSource = LazyModule(new IntSourceNodeToModule(NrExtIntr))
41573be64b3SJiawei Lin
41673be64b3SJiawei Lin  plic.intnode := plicSource.sourceNode
4171bf9a05aSzhanglinjuan  if (enableCHI) { plic.node := device_xbar.get }
41878a8cd25Szhanglinjuan  else { plic.node := peripheralXbar.get }
41973be64b3SJiawei Lin
42034ab1ae9SJiawei Lin  val pll_node = TLRegisterNode(
421bbe4506dSTang Haojin    address = Seq(soc.PLLRange),
42234ab1ae9SJiawei Lin    device = new SimpleDevice("pll_ctrl", Seq()),
42334ab1ae9SJiawei Lin    beatBytes = 8,
42434ab1ae9SJiawei Lin    concurrency = 1
42534ab1ae9SJiawei Lin  )
4261bf9a05aSzhanglinjuan  if (enableCHI) { pll_node := device_xbar.get }
42778a8cd25Szhanglinjuan  else { pll_node := peripheralXbar.get }
42834ab1ae9SJiawei Lin
42973be64b3SJiawei Lin  val debugModule = LazyModule(new DebugModule(NumCores)(p))
43078a8cd25Szhanglinjuan  if (enableCHI) {
4311bf9a05aSzhanglinjuan    debugModule.debug.node := device_xbar.get
43278a8cd25Szhanglinjuan    // TODO: l3_xbar
43378a8cd25Szhanglinjuan    debugModule.debug.dmInner.dmInner.sb2tlOpt.foreach { sb2tl =>
4341bf9a05aSzhanglinjuan      error_xbar.get := sb2tl.node
43578a8cd25Szhanglinjuan    }
43678a8cd25Szhanglinjuan  } else {
43778a8cd25Szhanglinjuan    debugModule.debug.node := peripheralXbar.get
43873be64b3SJiawei Lin    debugModule.debug.dmInner.dmInner.sb2tlOpt.foreach { sb2tl  =>
43976ed5703Schengguanghui      l3_xbar.get := TLBuffer() := TLWidthWidget(1) := sb2tl.node
44073be64b3SJiawei Lin    }
44178a8cd25Szhanglinjuan  }
44273be64b3SJiawei Lin
44398c71602SJiawei Lin  val pma = LazyModule(new TLPMA)
44478a8cd25Szhanglinjuan  if (enableCHI) {
4451bf9a05aSzhanglinjuan    pma.node := TLBuffer.chainNode(4) := device_xbar.get
44678a8cd25Szhanglinjuan  } else {
44778a8cd25Szhanglinjuan    pma.node := TLBuffer.chainNode(4) := peripheralXbar.get
44878a8cd25Szhanglinjuan  }
44998c71602SJiawei Lin
450935edac4STang Haojin  class SoCMiscImp(wrapper: LazyModule) extends LazyModuleImp(wrapper) {
45173be64b3SJiawei Lin
452935edac4STang Haojin    val debug_module_io = IO(new debugModule.DebugModuleIO)
45373be64b3SJiawei Lin    val ext_intrs = IO(Input(UInt(NrExtIntr.W)))
4549e56439dSHazard    val rtc_clock = IO(Input(Bool()))
45534ab1ae9SJiawei Lin    val pll0_lock = IO(Input(Bool()))
45634ab1ae9SJiawei Lin    val pll0_ctrl = IO(Output(Vec(6, UInt(32.W))))
45798c71602SJiawei Lin    val cacheable_check = IO(new TLPMAIO)
4583bf5eac7SXuan Hu    val clintTime = IO(Output(ValidIO(UInt(64.W))))
45973be64b3SJiawei Lin
46073be64b3SJiawei Lin    debugModule.module.io <> debug_module_io
4619b4044e7SYinan Xu
4629b4044e7SYinan Xu    // sync external interrupts
4639b4044e7SYinan Xu    require(plicSource.module.in.length == ext_intrs.getWidth)
4649b4044e7SYinan Xu    for ((plic_in, interrupt) <- plicSource.module.in.zip(ext_intrs.asBools)) {
4659b4044e7SYinan Xu      val ext_intr_sync = RegInit(0.U(3.W))
4669b4044e7SYinan Xu      ext_intr_sync := Cat(ext_intr_sync(1, 0), interrupt)
467e5c40982SYinan Xu      plic_in := ext_intr_sync(2)
4689b4044e7SYinan Xu    }
4699e56439dSHazard
47098c71602SJiawei Lin    pma.module.io <> cacheable_check
47173be64b3SJiawei Lin
47288ca983fSYinan Xu    // positive edge sampling of the lower-speed rtc_clock
47388ca983fSYinan Xu    val rtcTick = RegInit(0.U(3.W))
47488ca983fSYinan Xu    rtcTick := Cat(rtcTick(1, 0), rtc_clock)
47588ca983fSYinan Xu    clint.module.io.rtcTick := rtcTick(1) && !rtcTick(2)
47688ca983fSYinan Xu
47734ab1ae9SJiawei Lin    val pll_ctrl_regs = Seq.fill(6){ RegInit(0.U(32.W)) }
47834ab1ae9SJiawei Lin    val pll_lock = RegNext(next = pll0_lock, init = false.B)
47934ab1ae9SJiawei Lin
4803bf5eac7SXuan Hu    clintTime := clint.module.io.time
4813bf5eac7SXuan Hu
48234ab1ae9SJiawei Lin    pll0_ctrl <> VecInit(pll_ctrl_regs)
48334ab1ae9SJiawei Lin
48434ab1ae9SJiawei Lin    pll_node.regmap(
48534ab1ae9SJiawei Lin      0x000 -> RegFieldGroup(
48634ab1ae9SJiawei Lin        "Pll", Some("PLL ctrl regs"),
48734ab1ae9SJiawei Lin        pll_ctrl_regs.zipWithIndex.map{
48834ab1ae9SJiawei Lin          case (r, i) => RegField(32, r, RegFieldDesc(
48934ab1ae9SJiawei Lin            s"PLL_ctrl_$i",
49034ab1ae9SJiawei Lin            desc = s"PLL ctrl register #$i"
49134ab1ae9SJiawei Lin          ))
49234ab1ae9SJiawei Lin        } :+ RegField.r(32, Cat(0.U(31.W), pll_lock), RegFieldDesc(
49334ab1ae9SJiawei Lin          "PLL_lock",
49434ab1ae9SJiawei Lin          "PLL lock register"
49534ab1ae9SJiawei Lin        ))
49634ab1ae9SJiawei Lin      )
49734ab1ae9SJiawei Lin    )
49873be64b3SJiawei Lin  }
499935edac4STang Haojin
500935edac4STang Haojin  lazy val module = new SoCMiscImp(this)
5010584d3a8SLinJiawei}
50278a8cd25Szhanglinjuan
5034b40434cSzhanglinjuanclass SoCMisc()(implicit p: Parameters) extends MemMisc
5044b40434cSzhanglinjuan  with HaveSlaveAXI4Port
5054b40434cSzhanglinjuan
506