1c6d43980SLemover/*************************************************************************************** 2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 4c6d43980SLemover* 5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 8c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 9c6d43980SLemover* 10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13c6d43980SLemover* 14c6d43980SLemover* See the Mulan PSL v2 for more details. 15c6d43980SLemover***************************************************************************************/ 16c6d43980SLemover 17006e1884SZihao Yupackage system 18006e1884SZihao Yu 198891a219SYinan Xuimport org.chipsalliance.cde.config.{Field, Parameters} 20006e1884SZihao Yuimport chisel3._ 21096ea47eSzhanglinjuanimport chisel3.util._ 2298c71602SJiawei Linimport device.{DebugModule, TLPMA, TLPMAIO} 236695f071SYinan Xuimport freechips.rocketchip.amba.axi4._ 24*bbe4506dSTang Haojinimport freechips.rocketchip.devices.debug.DebugModuleKey 256695f071SYinan Xuimport freechips.rocketchip.devices.tilelink._ 2673be64b3SJiawei Linimport freechips.rocketchip.diplomacy.{AddressSet, IdRange, InModuleBody, LazyModule, LazyModuleImp, MemoryDevice, RegionType, SimpleDevice, TransferSizes} 2773be64b3SJiawei Linimport freechips.rocketchip.interrupts.{IntSourceNode, IntSourcePortSimple} 286695f071SYinan Xuimport freechips.rocketchip.regmapper.{RegField, RegFieldDesc, RegFieldGroup} 2998c71602SJiawei Linimport freechips.rocketchip.tilelink._ 308537b88aSTang Haojinimport freechips.rocketchip.util.AsyncQueueParams 3198c71602SJiawei Linimport huancun._ 326695f071SYinan Xuimport top.BusPerfMonitor 336695f071SYinan Xuimport utility.{ReqSourceKey, TLClientsMerger, TLEdgeBuffer, TLLogger} 346695f071SYinan Xuimport xiangshan.backend.fu.PMAConst 356695f071SYinan Xuimport xiangshan.{DebugOptionsKey, XSTileKey} 364b40434cSzhanglinjuanimport coupledL2.EnableCHI 378537b88aSTang Haojinimport coupledL2.tl2chi.CHIIssue 38*bbe4506dSTang Haojinimport xiangshan.PMParameKey 39a428082bSLinJiawei 402225d46eSJiawei Lincase object SoCParamsKey extends Field[SoCParameters] 412225d46eSJiawei Lin 42a428082bSLinJiaweicase class SoCParameters 43a428082bSLinJiawei( 44a428082bSLinJiawei EnableILA: Boolean = false, 453ea4388cSHaoyuan Feng PAddrBits: Int = 48, 4645def856STang Haojin PmemRanges: Seq[(BigInt, BigInt)] = Seq((0x80000000L, 0x80000000000L)), 47*bbe4506dSTang Haojin CLINTRange: AddressSet = AddressSet(0x38000000L, CLINTConsts.size - 1), 48*bbe4506dSTang Haojin BEURange: AddressSet = AddressSet(0x38010000L, 0xfff), 49*bbe4506dSTang Haojin PLICRange: AddressSet = AddressSet(0x3c000000L, PLICConsts.size(PLICConsts.maxMaxHarts) - 1), 50*bbe4506dSTang Haojin PLLRange: AddressSet = AddressSet(0x3a000000L, 0xfff), 51*bbe4506dSTang Haojin UARTLiteForDTS: Boolean = true, // should be false in SimMMIO 52c679fdb3Srvcoresjw extIntrs: Int = 64, 53a1ea7f76SJiawei Lin L3NBanks: Int = 4, 544f94c0c6SJiawei Lin L3CacheParamsOpt: Option[HCCacheParameters] = Some(HCCacheParameters( 55d2b20d1aSTang Haojin name = "L3", 56a1ea7f76SJiawei Lin level = 3, 57a1ea7f76SJiawei Lin ways = 8, 58a1ea7f76SJiawei Lin sets = 2048 // 1MB per bank 59a5b77de4STang Haojin )), 604b40434cSzhanglinjuan XSTopPrefix: Option[String] = None, 618537b88aSTang Haojin NodeIDWidthList: Map[String, Int] = Map( 628537b88aSTang Haojin "B" -> 7, 638537b88aSTang Haojin "E.b" -> 11 648537b88aSTang Haojin ), 65007f6122SXuan Hu NumHart: Int = 64, 66007f6122SXuan Hu NumIRFiles: Int = 7, 67007f6122SXuan Hu NumIRSrc: Int = 256, 68720dd621STang Haojin UseXSNoCTop: Boolean = false, 69007f6122SXuan Hu IMSICUseTL: Boolean = false, 707ff4ebdcSTang Haojin EnableCHIAsyncBridge: Option[AsyncQueueParams] = Some(AsyncQueueParams(depth = 4, sync = 3, safe = false)), 717ff4ebdcSTang Haojin EnableClintAsyncBridge: Option[AsyncQueueParams] = Some(AsyncQueueParams(depth = 1, sync = 3, safe = false)) 722225d46eSJiawei Lin){ 732225d46eSJiawei Lin // L3 configurations 742225d46eSJiawei Lin val L3InnerBusWidth = 256 752225d46eSJiawei Lin val L3BlockSize = 64 762225d46eSJiawei Lin // on chip network configurations 772225d46eSJiawei Lin val L3OuterBusWidth = 256 78*bbe4506dSTang Haojin val UARTLiteRange = AddressSet(0x40600000, if (UARTLiteForDTS) 0x3f else 0xf) 792225d46eSJiawei Lin} 802225d46eSJiawei Lin 812225d46eSJiawei Lintrait HasSoCParameter { 822225d46eSJiawei Lin implicit val p: Parameters 832225d46eSJiawei Lin 842225d46eSJiawei Lin val soc = p(SoCParamsKey) 852225d46eSJiawei Lin val debugOpts = p(DebugOptionsKey) 8634ab1ae9SJiawei Lin val tiles = p(XSTileKey) 8778a8cd25Szhanglinjuan val enableCHI = p(EnableCHI) 888537b88aSTang Haojin val issue = p(CHIIssue) 8934ab1ae9SJiawei Lin 9034ab1ae9SJiawei Lin val NumCores = tiles.size 91a428082bSLinJiawei val EnableILA = soc.EnableILA 922225d46eSJiawei Lin 932225d46eSJiawei Lin // L3 configurations 942225d46eSJiawei Lin val L3InnerBusWidth = soc.L3InnerBusWidth 952225d46eSJiawei Lin val L3BlockSize = soc.L3BlockSize 962225d46eSJiawei Lin val L3NBanks = soc.L3NBanks 972225d46eSJiawei Lin 982225d46eSJiawei Lin // on chip network configurations 992225d46eSJiawei Lin val L3OuterBusWidth = soc.L3OuterBusWidth 1002225d46eSJiawei Lin 1012225d46eSJiawei Lin val NrExtIntr = soc.extIntrs 102007f6122SXuan Hu 103007f6122SXuan Hu val SetIpNumValidSize = soc.NumHart * soc.NumIRFiles 104007f6122SXuan Hu 105007f6122SXuan Hu val NumIRSrc = soc.NumIRSrc 106e2725c9eSzhanglinjuan 107e2725c9eSzhanglinjuan val EnableCHIAsyncBridge = if (enableCHI && soc.EnableCHIAsyncBridge.isDefined) 108e2725c9eSzhanglinjuan soc.EnableCHIAsyncBridge else None 109e2725c9eSzhanglinjuan val EnableClintAsyncBridge = soc.EnableClintAsyncBridge 110303b861dSZihao Yu} 111303b861dSZihao Yu 112*bbe4506dSTang Haojintrait HasPeripheralRanges { 113*bbe4506dSTang Haojin implicit val p: Parameters 114*bbe4506dSTang Haojin 115*bbe4506dSTang Haojin private def soc = p(SoCParamsKey) 116*bbe4506dSTang Haojin private def dm = p(DebugModuleKey) 117*bbe4506dSTang Haojin private def pmParams = p(PMParameKey) 118*bbe4506dSTang Haojin 119*bbe4506dSTang Haojin private def mmpma = pmParams.mmpma 120*bbe4506dSTang Haojin 121*bbe4506dSTang Haojin def onChipPeripheralRanges: Map[String, AddressSet] = Map( 122*bbe4506dSTang Haojin "CLINT" -> soc.CLINTRange, 123*bbe4506dSTang Haojin "BEU" -> soc.BEURange, 124*bbe4506dSTang Haojin "PLIC" -> soc.PLICRange, 125*bbe4506dSTang Haojin "PLL" -> soc.PLLRange, 126*bbe4506dSTang Haojin "UART" -> soc.UARTLiteRange, 127*bbe4506dSTang Haojin "DEBUG" -> dm.get.address, 128*bbe4506dSTang Haojin "MMPMA" -> AddressSet(mmpma.address, mmpma.mask) 129*bbe4506dSTang Haojin ) ++ ( 130*bbe4506dSTang Haojin if (soc.L3CacheParamsOpt.map(_.ctrl.isDefined).getOrElse(false)) 131*bbe4506dSTang Haojin Map("L3CTL" -> AddressSet(soc.L3CacheParamsOpt.get.ctrl.get.address, 0xffff)) 132*bbe4506dSTang Haojin else 133*bbe4506dSTang Haojin Map() 134*bbe4506dSTang Haojin ) 135*bbe4506dSTang Haojin 136*bbe4506dSTang Haojin def peripheralRange = onChipPeripheralRanges.values.foldLeft(Seq(AddressSet(0x0, 0x7fffffffL))) { (acc, x) => 137*bbe4506dSTang Haojin acc.flatMap(_.subtract(x)) 138*bbe4506dSTang Haojin } 139*bbe4506dSTang Haojin} 140*bbe4506dSTang Haojin 1411e3fad10SLinJiaweiclass ILABundle extends Bundle {} 142303b861dSZihao Yu 1433e586e47Slinjiawei 144*bbe4506dSTang Haojinabstract class BaseSoC()(implicit p: Parameters) extends LazyModule with HasSoCParameter with HasPeripheralRanges { 14578a8cd25Szhanglinjuan val bankedNode = Option.when(!enableCHI)(BankBinder(L3NBanks, L3BlockSize)) 14678a8cd25Szhanglinjuan val peripheralXbar = Option.when(!enableCHI)(TLXbar()) 1471bf9a05aSzhanglinjuan val l3_xbar = Option.when(!enableCHI)(TLXbar()) 1481bf9a05aSzhanglinjuan val l3_banked_xbar = Option.when(!enableCHI)(TLXbar()) 14978a8cd25Szhanglinjuan 1501bf9a05aSzhanglinjuan val soc_xbar = Option.when(enableCHI)(AXI4Xbar()) 1513e586e47Slinjiawei} 1523e586e47Slinjiawei 15373be64b3SJiawei Lin// We adapt the following three traits from rocket-chip. 15473be64b3SJiawei Lin// Source: rocket-chip/src/main/scala/subsystem/Ports.scala 15573be64b3SJiawei Lintrait HaveSlaveAXI4Port { 15673be64b3SJiawei Lin this: BaseSoC => 1579637c0c6SLinJiawei 15873be64b3SJiawei Lin val idBits = 14 15973be64b3SJiawei Lin 16073be64b3SJiawei Lin val l3FrontendAXI4Node = AXI4MasterNode(Seq(AXI4MasterPortParameters( 16173be64b3SJiawei Lin Seq(AXI4MasterParameters( 16273be64b3SJiawei Lin name = "dma", 16373be64b3SJiawei Lin id = IdRange(0, 1 << idBits) 16473be64b3SJiawei Lin )) 16573be64b3SJiawei Lin ))) 1661bf9a05aSzhanglinjuan 1671bf9a05aSzhanglinjuan if (l3_xbar.isDefined) { 1681bf9a05aSzhanglinjuan val errorDevice = LazyModule(new TLError( 16973be64b3SJiawei Lin params = DevNullParams( 17073be64b3SJiawei Lin address = Seq(AddressSet(0x0, 0x7fffffffL)), 17173be64b3SJiawei Lin maxAtomic = 8, 17273be64b3SJiawei Lin maxTransfer = 64), 17373be64b3SJiawei Lin beatBytes = L3InnerBusWidth / 8 17473be64b3SJiawei Lin )) 1751bf9a05aSzhanglinjuan errorDevice.node := 1761bf9a05aSzhanglinjuan l3_xbar.get := 17773be64b3SJiawei Lin TLFIFOFixer() := 17808bf93ffSrvcoresjw TLWidthWidget(32) := 17973be64b3SJiawei Lin AXI4ToTL() := 18073be64b3SJiawei Lin AXI4UserYanker(Some(1)) := 18173be64b3SJiawei Lin AXI4Fragmenter() := 182be340b14SJiawei Lin AXI4Buffer() := 183be340b14SJiawei Lin AXI4Buffer() := 18473be64b3SJiawei Lin AXI4IdIndexer(1) := 18573be64b3SJiawei Lin l3FrontendAXI4Node 1861bf9a05aSzhanglinjuan } 18773be64b3SJiawei Lin 18873be64b3SJiawei Lin val dma = InModuleBody { 18973be64b3SJiawei Lin l3FrontendAXI4Node.makeIOs() 19073be64b3SJiawei Lin } 19173be64b3SJiawei Lin} 19273be64b3SJiawei Lin 19373be64b3SJiawei Lintrait HaveAXI4MemPort { 19473be64b3SJiawei Lin this: BaseSoC => 19573be64b3SJiawei Lin val device = new MemoryDevice 1963ea4388cSHaoyuan Feng // 48-bit physical address 1973ea4388cSHaoyuan Feng val memRange = AddressSet(0x00000000L, 0xffffffffffffL).subtract(AddressSet(0x0L, 0x7fffffffL)) 19873be64b3SJiawei Lin val memAXI4SlaveNode = AXI4SlaveNode(Seq( 19973be64b3SJiawei Lin AXI4SlavePortParameters( 20073be64b3SJiawei Lin slaves = Seq( 20173be64b3SJiawei Lin AXI4SlaveParameters( 20273be64b3SJiawei Lin address = memRange, 20373be64b3SJiawei Lin regionType = RegionType.UNCACHED, 20473be64b3SJiawei Lin executable = true, 20573be64b3SJiawei Lin supportsRead = TransferSizes(1, L3BlockSize), 20673be64b3SJiawei Lin supportsWrite = TransferSizes(1, L3BlockSize), 20773be64b3SJiawei Lin interleavedId = Some(0), 20873be64b3SJiawei Lin resources = device.reg("mem") 2090584d3a8SLinJiawei ) 21073be64b3SJiawei Lin ), 2116695f071SYinan Xu beatBytes = L3OuterBusWidth / 8, 2126695f071SYinan Xu requestKeys = if (debugOpts.FPGAPlatform) Seq() else Seq(ReqSourceKey), 21373be64b3SJiawei Lin ) 21473be64b3SJiawei Lin )) 21573be64b3SJiawei Lin 21673be64b3SJiawei Lin val mem_xbar = TLXbar() 21778a8cd25Szhanglinjuan val l3_mem_pmu = BusPerfMonitor(name = "L3_Mem", enable = !debugOpts.FPGAPlatform && !enableCHI, stat_latency = true) 21878a8cd25Szhanglinjuan val axi4mem_node = AXI4IdentityNode() 21978a8cd25Szhanglinjuan 22078a8cd25Szhanglinjuan if (enableCHI) { 22178a8cd25Szhanglinjuan axi4mem_node := 2221bf9a05aSzhanglinjuan soc_xbar.get 22378a8cd25Szhanglinjuan } else { 22429230e82SJiawei Lin mem_xbar :=* 225d2b20d1aSTang Haojin TLBuffer.chainNode(2) := 226d2b20d1aSTang Haojin TLCacheCork() := 227d2b20d1aSTang Haojin l3_mem_pmu := 228d2b20d1aSTang Haojin TLClientsMerger() := 22929230e82SJiawei Lin TLXbar() :=* 23078a8cd25Szhanglinjuan bankedNode.get 23129230e82SJiawei Lin 23229230e82SJiawei Lin mem_xbar := 23329230e82SJiawei Lin TLWidthWidget(8) := 234b7291c09SJiawei Lin TLBuffer.chainNode(3, name = Some("PeripheralXbar_to_MemXbar_buffer")) := 23578a8cd25Szhanglinjuan peripheralXbar.get 23678a8cd25Szhanglinjuan 23778a8cd25Szhanglinjuan axi4mem_node := 23878a8cd25Szhanglinjuan TLToAXI4() := 23978a8cd25Szhanglinjuan TLSourceShrinker(64) := 24078a8cd25Szhanglinjuan TLWidthWidget(L3OuterBusWidth / 8) := 24178a8cd25Szhanglinjuan TLBuffer.chainNode(2) := 24278a8cd25Szhanglinjuan mem_xbar 24378a8cd25Szhanglinjuan } 24429230e82SJiawei Lin 24529230e82SJiawei Lin memAXI4SlaveNode := 246be340b14SJiawei Lin AXI4Buffer() := 247acc88887SJiawei Lin AXI4Buffer() := 248acc88887SJiawei Lin AXI4Buffer() := 24908bf93ffSrvcoresjw AXI4IdIndexer(idBits = 14) := 25073be64b3SJiawei Lin AXI4UserYanker() := 25173be64b3SJiawei Lin AXI4Deinterleaver(L3BlockSize) := 25278a8cd25Szhanglinjuan axi4mem_node 25373be64b3SJiawei Lin 25473be64b3SJiawei Lin val memory = InModuleBody { 25573be64b3SJiawei Lin memAXI4SlaveNode.makeIOs() 25673be64b3SJiawei Lin } 25773be64b3SJiawei Lin} 25873be64b3SJiawei Lin 25973be64b3SJiawei Lintrait HaveAXI4PeripheralPort { this: BaseSoC => 26073be64b3SJiawei Lin val uartDevice = new SimpleDevice("serial", Seq("xilinx,uartlite")) 26173be64b3SJiawei Lin val uartParams = AXI4SlaveParameters( 262*bbe4506dSTang Haojin address = Seq(soc.UARTLiteRange), 26373be64b3SJiawei Lin regionType = RegionType.UNCACHED, 26478a8cd25Szhanglinjuan supportsRead = TransferSizes(1, 32), 26578a8cd25Szhanglinjuan supportsWrite = TransferSizes(1, 32), 26673be64b3SJiawei Lin resources = uartDevice.reg 26773be64b3SJiawei Lin ) 26873be64b3SJiawei Lin val peripheralNode = AXI4SlaveNode(Seq(AXI4SlavePortParameters( 26973be64b3SJiawei Lin Seq(AXI4SlaveParameters( 27073be64b3SJiawei Lin address = peripheralRange, 27173be64b3SJiawei Lin regionType = RegionType.UNCACHED, 27278a8cd25Szhanglinjuan supportsRead = TransferSizes(1, 32), 27378a8cd25Szhanglinjuan supportsWrite = TransferSizes(1, 32), 27473be64b3SJiawei Lin interleavedId = Some(0) 27573be64b3SJiawei Lin ), uartParams), 27673be64b3SJiawei Lin beatBytes = 8 27773be64b3SJiawei Lin ))) 27878a8cd25Szhanglinjuan 27978a8cd25Szhanglinjuan val axi4peripheral_node = AXI4IdentityNode() 2801bf9a05aSzhanglinjuan val error_xbar = Option.when(enableCHI)(TLXbar()) 28173be64b3SJiawei Lin 28273be64b3SJiawei Lin peripheralNode := 2839eca914aSYuan Yuchong AXI4UserYanker() := 2849eca914aSYuan Yuchong AXI4IdIndexer(idBits = 2) := 28559239bc9SJiawei Lin AXI4Buffer() := 28659239bc9SJiawei Lin AXI4Buffer() := 287be340b14SJiawei Lin AXI4Buffer() := 288be340b14SJiawei Lin AXI4Buffer() := 28973be64b3SJiawei Lin AXI4UserYanker() := 29078a8cd25Szhanglinjuan // AXI4Deinterleaver(8) := 29178a8cd25Szhanglinjuan axi4peripheral_node 29278a8cd25Szhanglinjuan 29378a8cd25Szhanglinjuan if (enableCHI) { 2941bf9a05aSzhanglinjuan val error = LazyModule(new TLError( 2951bf9a05aSzhanglinjuan params = DevNullParams( 2963ea4388cSHaoyuan Feng address = Seq(AddressSet(0x1000000000000L, 0xffffffffffffL)), 2971bf9a05aSzhanglinjuan maxAtomic = 8, 2981bf9a05aSzhanglinjuan maxTransfer = 64), 2991bf9a05aSzhanglinjuan beatBytes = 8 3001bf9a05aSzhanglinjuan )) 3011bf9a05aSzhanglinjuan error.node := error_xbar.get 30278a8cd25Szhanglinjuan axi4peripheral_node := 30378a8cd25Szhanglinjuan AXI4Deinterleaver(8) := 30478a8cd25Szhanglinjuan TLToAXI4() := 3051bf9a05aSzhanglinjuan error_xbar.get := 30696d2b585Szhanglinjuan TLBuffer.chainNode(2, Some("llc_to_peripheral_buffer")) := 30778a8cd25Szhanglinjuan TLFIFOFixer() := 30878a8cd25Szhanglinjuan TLWidthWidget(L3OuterBusWidth / 8) := 30978a8cd25Szhanglinjuan AXI4ToTL() := 31078a8cd25Szhanglinjuan AXI4UserYanker() := 3111bf9a05aSzhanglinjuan soc_xbar.get 31278a8cd25Szhanglinjuan } else { 31378a8cd25Szhanglinjuan axi4peripheral_node := 31473be64b3SJiawei Lin AXI4Deinterleaver(8) := 31573be64b3SJiawei Lin TLToAXI4() := 316acc88887SJiawei Lin TLBuffer.chainNode(3) := 31778a8cd25Szhanglinjuan peripheralXbar.get 31878a8cd25Szhanglinjuan } 31973be64b3SJiawei Lin 32073be64b3SJiawei Lin val peripheral = InModuleBody { 32173be64b3SJiawei Lin peripheralNode.makeIOs() 32273be64b3SJiawei Lin } 32373be64b3SJiawei Lin 32473be64b3SJiawei Lin} 32573be64b3SJiawei Lin 3264b40434cSzhanglinjuanclass MemMisc()(implicit p: Parameters) extends BaseSoC 32773be64b3SJiawei Lin with HaveAXI4MemPort 32898c71602SJiawei Lin with PMAConst 32978a8cd25Szhanglinjuan with HaveAXI4PeripheralPort 33073be64b3SJiawei Lin{ 3314b40434cSzhanglinjuan 33278a8cd25Szhanglinjuan val peripheral_ports = Option.when(!enableCHI)(Array.fill(NumCores) { TLTempNode() }) 33378a8cd25Szhanglinjuan val core_to_l3_ports = Option.when(!enableCHI)(Array.fill(NumCores) { TLTempNode() }) 33473be64b3SJiawei Lin 33573be64b3SJiawei Lin val l3_in = TLTempNode() 33673be64b3SJiawei Lin val l3_out = TLTempNode() 33773be64b3SJiawei Lin 3381bf9a05aSzhanglinjuan val device_xbar = Option.when(enableCHI)(TLXbar()) 3391bf9a05aSzhanglinjuan device_xbar.foreach(_ := error_xbar.get) 34078a8cd25Szhanglinjuan 3411bf9a05aSzhanglinjuan if (l3_banked_xbar.isDefined) { 3421bf9a05aSzhanglinjuan l3_in :*= TLEdgeBuffer(_ => true, Some("L3_in_buffer")) :*= l3_banked_xbar.get 3431bf9a05aSzhanglinjuan l3_banked_xbar.get := TLBuffer.chainNode(2) := l3_xbar.get 3441bf9a05aSzhanglinjuan } 34578a8cd25Szhanglinjuan bankedNode match { 34678a8cd25Szhanglinjuan case Some(bankBinder) => 34778a8cd25Szhanglinjuan bankBinder :*= TLLogger("MEM_L3", !debugOpts.FPGAPlatform && debugOpts.AlwaysBasicDB) :*= l3_out 34878a8cd25Szhanglinjuan case None => 34978a8cd25Szhanglinjuan } 35073be64b3SJiawei Lin 35173be64b3SJiawei Lin if(soc.L3CacheParamsOpt.isEmpty){ 35273be64b3SJiawei Lin l3_out :*= l3_in 35373be64b3SJiawei Lin } 35473be64b3SJiawei Lin 35578a8cd25Szhanglinjuan if (!enableCHI) { 35678a8cd25Szhanglinjuan for (port <- peripheral_ports.get) { 35778a8cd25Szhanglinjuan peripheralXbar.get := TLBuffer.chainNode(2, Some("L2_to_L3_peripheral_buffer")) := port 35878a8cd25Szhanglinjuan } 35973be64b3SJiawei Lin } 36073be64b3SJiawei Lin 3614b40434cSzhanglinjuan core_to_l3_ports.foreach { case _ => 3624b40434cSzhanglinjuan for ((core_out, i) <- core_to_l3_ports.get.zipWithIndex){ 3631bf9a05aSzhanglinjuan l3_banked_xbar.get :=* 36462129679Swakafa TLLogger(s"L3_L2_$i", !debugOpts.FPGAPlatform && debugOpts.AlwaysBasicDB) :=* 36559239bc9SJiawei Lin TLBuffer() := 36659239bc9SJiawei Lin core_out 36773be64b3SJiawei Lin } 3684b40434cSzhanglinjuan } 36978a8cd25Szhanglinjuan 370*bbe4506dSTang Haojin val clint = LazyModule(new CLINT(CLINTParams(soc.CLINTRange.base), 8)) 3711bf9a05aSzhanglinjuan if (enableCHI) { clint.node := device_xbar.get } 37278a8cd25Szhanglinjuan else { clint.node := peripheralXbar.get } 37373be64b3SJiawei Lin 37473be64b3SJiawei Lin class IntSourceNodeToModule(val num: Int)(implicit p: Parameters) extends LazyModule { 37573be64b3SJiawei Lin val sourceNode = IntSourceNode(IntSourcePortSimple(num, ports = 1, sources = 1)) 376935edac4STang Haojin class IntSourceNodeToModuleImp(wrapper: LazyModule) extends LazyModuleImp(wrapper) { 37773be64b3SJiawei Lin val in = IO(Input(Vec(num, Bool()))) 37873be64b3SJiawei Lin in.zip(sourceNode.out.head._1).foreach{ case (i, s) => s := i } 37973be64b3SJiawei Lin } 380935edac4STang Haojin lazy val module = new IntSourceNodeToModuleImp(this) 38173be64b3SJiawei Lin } 38273be64b3SJiawei Lin 383*bbe4506dSTang Haojin val plic = LazyModule(new TLPLIC(PLICParams(soc.PLICRange.base), 8)) 38473be64b3SJiawei Lin val plicSource = LazyModule(new IntSourceNodeToModule(NrExtIntr)) 38573be64b3SJiawei Lin 38673be64b3SJiawei Lin plic.intnode := plicSource.sourceNode 3871bf9a05aSzhanglinjuan if (enableCHI) { plic.node := device_xbar.get } 38878a8cd25Szhanglinjuan else { plic.node := peripheralXbar.get } 38973be64b3SJiawei Lin 39034ab1ae9SJiawei Lin val pll_node = TLRegisterNode( 391*bbe4506dSTang Haojin address = Seq(soc.PLLRange), 39234ab1ae9SJiawei Lin device = new SimpleDevice("pll_ctrl", Seq()), 39334ab1ae9SJiawei Lin beatBytes = 8, 39434ab1ae9SJiawei Lin concurrency = 1 39534ab1ae9SJiawei Lin ) 3961bf9a05aSzhanglinjuan if (enableCHI) { pll_node := device_xbar.get } 39778a8cd25Szhanglinjuan else { pll_node := peripheralXbar.get } 39834ab1ae9SJiawei Lin 39973be64b3SJiawei Lin val debugModule = LazyModule(new DebugModule(NumCores)(p)) 40078a8cd25Szhanglinjuan if (enableCHI) { 4011bf9a05aSzhanglinjuan debugModule.debug.node := device_xbar.get 40278a8cd25Szhanglinjuan // TODO: l3_xbar 40378a8cd25Szhanglinjuan debugModule.debug.dmInner.dmInner.sb2tlOpt.foreach { sb2tl => 4041bf9a05aSzhanglinjuan error_xbar.get := sb2tl.node 40578a8cd25Szhanglinjuan } 40678a8cd25Szhanglinjuan } else { 40778a8cd25Szhanglinjuan debugModule.debug.node := peripheralXbar.get 40873be64b3SJiawei Lin debugModule.debug.dmInner.dmInner.sb2tlOpt.foreach { sb2tl => 4091bf9a05aSzhanglinjuan l3_xbar.get := TLBuffer() := sb2tl.node 41073be64b3SJiawei Lin } 41178a8cd25Szhanglinjuan } 41273be64b3SJiawei Lin 41398c71602SJiawei Lin val pma = LazyModule(new TLPMA) 41478a8cd25Szhanglinjuan if (enableCHI) { 4151bf9a05aSzhanglinjuan pma.node := TLBuffer.chainNode(4) := device_xbar.get 41678a8cd25Szhanglinjuan } else { 41778a8cd25Szhanglinjuan pma.node := TLBuffer.chainNode(4) := peripheralXbar.get 41878a8cd25Szhanglinjuan } 41998c71602SJiawei Lin 420935edac4STang Haojin class SoCMiscImp(wrapper: LazyModule) extends LazyModuleImp(wrapper) { 42173be64b3SJiawei Lin 422935edac4STang Haojin val debug_module_io = IO(new debugModule.DebugModuleIO) 42373be64b3SJiawei Lin val ext_intrs = IO(Input(UInt(NrExtIntr.W))) 4249e56439dSHazard val rtc_clock = IO(Input(Bool())) 42534ab1ae9SJiawei Lin val pll0_lock = IO(Input(Bool())) 42634ab1ae9SJiawei Lin val pll0_ctrl = IO(Output(Vec(6, UInt(32.W)))) 42798c71602SJiawei Lin val cacheable_check = IO(new TLPMAIO) 4283bf5eac7SXuan Hu val clintTime = IO(Output(ValidIO(UInt(64.W)))) 42973be64b3SJiawei Lin 43073be64b3SJiawei Lin debugModule.module.io <> debug_module_io 4319b4044e7SYinan Xu 4329b4044e7SYinan Xu // sync external interrupts 4339b4044e7SYinan Xu require(plicSource.module.in.length == ext_intrs.getWidth) 4349b4044e7SYinan Xu for ((plic_in, interrupt) <- plicSource.module.in.zip(ext_intrs.asBools)) { 4359b4044e7SYinan Xu val ext_intr_sync = RegInit(0.U(3.W)) 4369b4044e7SYinan Xu ext_intr_sync := Cat(ext_intr_sync(1, 0), interrupt) 437e5c40982SYinan Xu plic_in := ext_intr_sync(2) 4389b4044e7SYinan Xu } 4399e56439dSHazard 44098c71602SJiawei Lin pma.module.io <> cacheable_check 44173be64b3SJiawei Lin 44288ca983fSYinan Xu // positive edge sampling of the lower-speed rtc_clock 44388ca983fSYinan Xu val rtcTick = RegInit(0.U(3.W)) 44488ca983fSYinan Xu rtcTick := Cat(rtcTick(1, 0), rtc_clock) 44588ca983fSYinan Xu clint.module.io.rtcTick := rtcTick(1) && !rtcTick(2) 44688ca983fSYinan Xu 44734ab1ae9SJiawei Lin val pll_ctrl_regs = Seq.fill(6){ RegInit(0.U(32.W)) } 44834ab1ae9SJiawei Lin val pll_lock = RegNext(next = pll0_lock, init = false.B) 44934ab1ae9SJiawei Lin 4503bf5eac7SXuan Hu clintTime := clint.module.io.time 4513bf5eac7SXuan Hu 45234ab1ae9SJiawei Lin pll0_ctrl <> VecInit(pll_ctrl_regs) 45334ab1ae9SJiawei Lin 45434ab1ae9SJiawei Lin pll_node.regmap( 45534ab1ae9SJiawei Lin 0x000 -> RegFieldGroup( 45634ab1ae9SJiawei Lin "Pll", Some("PLL ctrl regs"), 45734ab1ae9SJiawei Lin pll_ctrl_regs.zipWithIndex.map{ 45834ab1ae9SJiawei Lin case (r, i) => RegField(32, r, RegFieldDesc( 45934ab1ae9SJiawei Lin s"PLL_ctrl_$i", 46034ab1ae9SJiawei Lin desc = s"PLL ctrl register #$i" 46134ab1ae9SJiawei Lin )) 46234ab1ae9SJiawei Lin } :+ RegField.r(32, Cat(0.U(31.W), pll_lock), RegFieldDesc( 46334ab1ae9SJiawei Lin "PLL_lock", 46434ab1ae9SJiawei Lin "PLL lock register" 46534ab1ae9SJiawei Lin )) 46634ab1ae9SJiawei Lin ) 46734ab1ae9SJiawei Lin ) 46873be64b3SJiawei Lin } 469935edac4STang Haojin 470935edac4STang Haojin lazy val module = new SoCMiscImp(this) 4710584d3a8SLinJiawei} 47278a8cd25Szhanglinjuan 4734b40434cSzhanglinjuanclass SoCMisc()(implicit p: Parameters) extends MemMisc 4744b40434cSzhanglinjuan with HaveSlaveAXI4Port 4754b40434cSzhanglinjuan 476