1006e1884SZihao Yupackage system 2006e1884SZihao Yu 3eb8bdfa7SZihao Yuimport noop._ 4006e1884SZihao Yuimport bus.axi4.{AXI4, AXI4Lite} 58f36f779SZihao Yuimport bus.simplebus._ 6006e1884SZihao Yu 7006e1884SZihao Yuimport chisel3._ 8096ea47eSzhanglinjuanimport chisel3.util._ 9fe820c3dSZihao Yuimport chisel3.util.experimental.BoringUtils 10006e1884SZihao Yu 112f7e16feSZihao Yutrait HasSoCParameter { 122f7e16feSZihao Yu val EnableILA = false 13f1ae1cd3SZihao Yu val HasL2cache = true 14ccd497e4Szhanglinjuan val HasPrefetch = true 15303b861dSZihao Yu} 16303b861dSZihao Yu 17303b861dSZihao Yuclass ILABundle extends Bundle { 18303b861dSZihao Yu val WBUpc = UInt(32.W) 19303b861dSZihao Yu val WBUvalid = UInt(1.W) 20303b861dSZihao Yu val WBUrfWen = UInt(1.W) 21303b861dSZihao Yu val WBUrfDest = UInt(5.W) 22303b861dSZihao Yu val WBUrfData = UInt(64.W) 23303b861dSZihao Yu val InstrCnt = UInt(64.W) 24303b861dSZihao Yu} 25303b861dSZihao Yu 262f7e16feSZihao Yuclass NOOPSoC(implicit val p: NOOPConfig) extends Module with HasSoCParameter { 27006e1884SZihao Yu val io = IO(new Bundle{ 28cdd59e9fSZihao Yu val mem = new AXI4 29ad255e6cSZihao Yu val mmio = (if (p.FPGAPlatform) { new AXI4Lite } else { new SimpleBusUC }) 308656be21SWang Huizhe val frontend = Flipped(new AXI4) 31fe820c3dSZihao Yu val mtip = Input(Bool()) 32466eb0a8SZihao Yu val meip = Input(Bool()) 332f7e16feSZihao Yu val ila = if (p.FPGAPlatform && EnableILA) Some(Output(new ILABundle)) else None 34006e1884SZihao Yu }) 35006e1884SZihao Yu 36006e1884SZihao Yu val noop = Module(new NOOP) 37635253aaSZihao Yu val cohMg = Module(new CoherenceManager) 38635253aaSZihao Yu val xbar = Module(new SimpleBusCrossbarNto1(2)) 39635253aaSZihao Yu cohMg.io.in <> noop.io.imem.mem 40635253aaSZihao Yu noop.io.dmem.coh <> cohMg.io.out.coh 41635253aaSZihao Yu xbar.io.in(0) <> cohMg.io.out.mem 42635253aaSZihao Yu xbar.io.in(1) <> noop.io.dmem.mem 43d2d827d9Szhanglinjuan 448656be21SWang Huizhe val axi2sb = Module(new AXI42SimpleBusConverter()) 458656be21SWang Huizhe axi2sb.io.in <> io.frontend 468656be21SWang Huizhe noop.io.frontend <> axi2sb.io.out 478656be21SWang Huizhe 48eb8bdfa7SZihao Yu if (HasL2cache) { 4935377176Szhanglinjuan val l2cacheOut = Wire(new SimpleBusC) 50614aaf64SZihao Yu val l2cacheIn = if (HasPrefetch) { 51096ea47eSzhanglinjuan val prefetcher = Module(new Prefetcher) 52096ea47eSzhanglinjuan val l2cacheIn = Wire(new SimpleBusUC) 53ccd497e4Szhanglinjuan prefetcher.io.in <> xbar.io.out.req 54ccd497e4Szhanglinjuan l2cacheIn.req <> prefetcher.io.out 5535377176Szhanglinjuan xbar.io.out.resp <> l2cacheIn.resp 56614aaf64SZihao Yu l2cacheIn 57614aaf64SZihao Yu } else xbar.io.out 5839ac6601SZihao Yu val l2Empty = Wire(Bool()) 59*b0cf5de6SZihao Yu l2cacheOut <> Cache(in = l2cacheIn, mmio = 0.U.asTypeOf(new SimpleBusUC) :: Nil, flush = "b00".U, empty = l2Empty, enable = true)( 604cd61964SZihao Yu CacheConfig(name = "l2cache", totalSize = 128, cacheLevel = 2)) 6135377176Szhanglinjuan io.mem <> l2cacheOut.mem.toAXI4() 6235377176Szhanglinjuan l2cacheOut.coh.resp.ready := true.B 6335377176Szhanglinjuan l2cacheOut.coh.req.valid := false.B 6435377176Szhanglinjuan l2cacheOut.coh.req.bits := DontCare 65eb8bdfa7SZihao Yu } else { 66635253aaSZihao Yu io.mem <> xbar.io.out.toAXI4() 67eb8bdfa7SZihao Yu } 68096ea47eSzhanglinjuan 69635253aaSZihao Yu noop.io.imem.coh.resp.ready := true.B 70635253aaSZihao Yu noop.io.imem.coh.req.valid := false.B 71635253aaSZihao Yu noop.io.imem.coh.req.bits := DontCare 72096ea47eSzhanglinjuan 73ad255e6cSZihao Yu if (p.FPGAPlatform) io.mmio <> noop.io.mmio.toAXI4Lite() 74006e1884SZihao Yu else io.mmio <> noop.io.mmio 75d2d827d9Szhanglinjuan 765d41d760SZihao Yu val mtipSync = RegNext(RegNext(io.mtip)) 77466eb0a8SZihao Yu val meipSync = RegNext(RegNext(io.meip)) 785d41d760SZihao Yu BoringUtils.addSource(mtipSync, "mtip") 79466eb0a8SZihao Yu BoringUtils.addSource(meipSync, "meip") 80303b861dSZihao Yu 81303b861dSZihao Yu // ILA 82303b861dSZihao Yu if (p.FPGAPlatform) { 83303b861dSZihao Yu def BoringUtilsConnect(sink: UInt, id: String) { 84303b861dSZihao Yu val temp = WireInit(0.U(64.W)) 85303b861dSZihao Yu BoringUtils.addSink(temp, id) 86303b861dSZihao Yu sink := temp 87303b861dSZihao Yu } 88303b861dSZihao Yu 89303b861dSZihao Yu val dummy = WireInit(0.U.asTypeOf(new ILABundle)) 90303b861dSZihao Yu val ila = io.ila.getOrElse(dummy) 91303b861dSZihao Yu BoringUtilsConnect(ila.WBUpc ,"ilaWBUpc") 92303b861dSZihao Yu BoringUtilsConnect(ila.WBUvalid ,"ilaWBUvalid") 93303b861dSZihao Yu BoringUtilsConnect(ila.WBUrfWen ,"ilaWBUrfWen") 94303b861dSZihao Yu BoringUtilsConnect(ila.WBUrfDest ,"ilaWBUrfDest") 95303b861dSZihao Yu BoringUtilsConnect(ila.WBUrfData ,"ilaWBUrfData") 96303b861dSZihao Yu BoringUtilsConnect(ila.InstrCnt ,"ilaInstrCnt") 97303b861dSZihao Yu } 98006e1884SZihao Yu} 99