1c6d43980SLemover/*************************************************************************************** 2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 4c6d43980SLemover* 5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 8c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 9c6d43980SLemover* 10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13c6d43980SLemover* 14c6d43980SLemover* See the Mulan PSL v2 for more details. 15c6d43980SLemover***************************************************************************************/ 16c6d43980SLemover 17006e1884SZihao Yupackage system 18006e1884SZihao Yu 192225d46eSJiawei Linimport chipsalliance.rocketchip.config.{Field, Parameters} 20006e1884SZihao Yuimport chisel3._ 21096ea47eSzhanglinjuanimport chisel3.util._ 2273be64b3SJiawei Linimport device.DebugModule 23496c0adfSJiawei Linimport freechips.rocketchip.amba.axi4.{AXI4Buffer, AXI4Deinterleaver, AXI4Fragmenter, AXI4IdIndexer, AXI4MasterNode, AXI4MasterParameters, AXI4MasterPortParameters, AXI4SlaveNode, AXI4SlaveParameters, AXI4SlavePortParameters, AXI4ToTL, AXI4UserYanker} 2473be64b3SJiawei Linimport freechips.rocketchip.devices.tilelink.{CLINT, CLINTParams, DevNullParams, PLICParams, TLError, TLPLIC} 2573be64b3SJiawei Linimport freechips.rocketchip.diplomacy.{AddressSet, IdRange, InModuleBody, LazyModule, LazyModuleImp, MemoryDevice, RegionType, SimpleDevice, TransferSizes} 2673be64b3SJiawei Linimport freechips.rocketchip.interrupts.{IntSourceNode, IntSourcePortSimple} 272225d46eSJiawei Linimport xiangshan.{DebugOptionsKey, HasXSParameter, XSBundle, XSCore, XSCoreParameters} 280584d3a8SLinJiaweiimport freechips.rocketchip.tile.{BusErrorUnit, BusErrorUnitParams, BusErrors, L1BusErrors} 2973be64b3SJiawei Linimport freechips.rocketchip.tilelink.{BankBinder, TLBuffer, TLCacheCork, TLFIFOFixer, TLTempNode, TLToAXI4, TLWidthWidget, TLXbar} 3073be64b3SJiawei Linimport huancun.debug.TLLogger 31*a9f27ba2SJiawei Linimport huancun.{CacheParameters, HCCacheParameters, BankedXbar} 3273be64b3SJiawei Linimport top.BusPerfMonitor 33a428082bSLinJiawei 342225d46eSJiawei Lincase object SoCParamsKey extends Field[SoCParameters] 352225d46eSJiawei Lin 36a428082bSLinJiaweicase class SoCParameters 37a428082bSLinJiawei( 382225d46eSJiawei Lin cores: List[XSCoreParameters], 39a428082bSLinJiawei EnableILA: Boolean = false, 40175bcfe9SLinJiawei extIntrs: Int = 150, 41a1ea7f76SJiawei Lin L3NBanks: Int = 4, 424f94c0c6SJiawei Lin L3CacheParamsOpt: Option[HCCacheParameters] = Some(HCCacheParameters( 43a1ea7f76SJiawei Lin name = "l3", 44a1ea7f76SJiawei Lin level = 3, 45a1ea7f76SJiawei Lin ways = 8, 46a1ea7f76SJiawei Lin sets = 2048 // 1MB per bank 474f94c0c6SJiawei Lin )) 482225d46eSJiawei Lin){ 492225d46eSJiawei Lin val PAddrBits = cores.map(_.PAddrBits).reduce((x, y) => if(x > y) x else y) 502225d46eSJiawei Lin // L3 configurations 512225d46eSJiawei Lin val L3InnerBusWidth = 256 522225d46eSJiawei Lin val L3BlockSize = 64 532225d46eSJiawei Lin // on chip network configurations 542225d46eSJiawei Lin val L3OuterBusWidth = 256 552225d46eSJiawei Lin} 562225d46eSJiawei Lin 572225d46eSJiawei Lintrait HasSoCParameter { 582225d46eSJiawei Lin implicit val p: Parameters 592225d46eSJiawei Lin 602225d46eSJiawei Lin val soc = p(SoCParamsKey) 612225d46eSJiawei Lin val debugOpts = p(DebugOptionsKey) 622225d46eSJiawei Lin val NumCores = soc.cores.size 63a428082bSLinJiawei val EnableILA = soc.EnableILA 642225d46eSJiawei Lin 652225d46eSJiawei Lin // L3 configurations 662225d46eSJiawei Lin val L3InnerBusWidth = soc.L3InnerBusWidth 672225d46eSJiawei Lin val L3BlockSize = soc.L3BlockSize 682225d46eSJiawei Lin val L3NBanks = soc.L3NBanks 692225d46eSJiawei Lin 702225d46eSJiawei Lin // on chip network configurations 712225d46eSJiawei Lin val L3OuterBusWidth = soc.L3OuterBusWidth 722225d46eSJiawei Lin 732225d46eSJiawei Lin val NrExtIntr = soc.extIntrs 74303b861dSZihao Yu} 75303b861dSZihao Yu 761e3fad10SLinJiaweiclass ILABundle extends Bundle {} 77303b861dSZihao Yu 783e586e47Slinjiawei 7973be64b3SJiawei Linabstract class BaseSoC()(implicit p: Parameters) extends LazyModule with HasSoCParameter { 8073be64b3SJiawei Lin val bankedNode = BankBinder(L3NBanks, L3BlockSize) 8173be64b3SJiawei Lin val peripheralXbar = TLXbar() 8273be64b3SJiawei Lin val l3_xbar = TLXbar() 83*a9f27ba2SJiawei Lin val l3_banked_xbar = BankedXbar(soc.cores.head.L2NBanks) 843e586e47Slinjiawei} 853e586e47Slinjiawei 8673be64b3SJiawei Lin// We adapt the following three traits from rocket-chip. 8773be64b3SJiawei Lin// Source: rocket-chip/src/main/scala/subsystem/Ports.scala 8873be64b3SJiawei Lintrait HaveSlaveAXI4Port { 8973be64b3SJiawei Lin this: BaseSoC => 909637c0c6SLinJiawei 9173be64b3SJiawei Lin val idBits = 14 9273be64b3SJiawei Lin 9373be64b3SJiawei Lin val l3FrontendAXI4Node = AXI4MasterNode(Seq(AXI4MasterPortParameters( 9473be64b3SJiawei Lin Seq(AXI4MasterParameters( 9573be64b3SJiawei Lin name = "dma", 9673be64b3SJiawei Lin id = IdRange(0, 1 << idBits) 9773be64b3SJiawei Lin )) 9873be64b3SJiawei Lin ))) 9973be64b3SJiawei Lin private val errorDevice = LazyModule(new TLError( 10073be64b3SJiawei Lin params = DevNullParams( 10173be64b3SJiawei Lin address = Seq(AddressSet(0x0, 0x7fffffffL)), 10273be64b3SJiawei Lin maxAtomic = 8, 10373be64b3SJiawei Lin maxTransfer = 64), 10473be64b3SJiawei Lin beatBytes = L3InnerBusWidth / 8 10573be64b3SJiawei Lin )) 10673be64b3SJiawei Lin private val error_xbar = TLXbar() 10773be64b3SJiawei Lin 10873be64b3SJiawei Lin error_xbar := 10973be64b3SJiawei Lin TLFIFOFixer() := 11073be64b3SJiawei Lin TLWidthWidget(16) := 11173be64b3SJiawei Lin AXI4ToTL() := 11273be64b3SJiawei Lin AXI4UserYanker(Some(1)) := 11373be64b3SJiawei Lin AXI4Fragmenter() := 11473be64b3SJiawei Lin AXI4IdIndexer(1) := 11573be64b3SJiawei Lin l3FrontendAXI4Node 11673be64b3SJiawei Lin errorDevice.node := error_xbar 11773be64b3SJiawei Lin l3_xbar := 11873be64b3SJiawei Lin TLBuffer() := 11973be64b3SJiawei Lin error_xbar 12073be64b3SJiawei Lin 12173be64b3SJiawei Lin val dma = InModuleBody { 12273be64b3SJiawei Lin l3FrontendAXI4Node.makeIOs() 12373be64b3SJiawei Lin } 12473be64b3SJiawei Lin} 12573be64b3SJiawei Lin 12673be64b3SJiawei Lintrait HaveAXI4MemPort { 12773be64b3SJiawei Lin this: BaseSoC => 12873be64b3SJiawei Lin val device = new MemoryDevice 12973be64b3SJiawei Lin // 40-bit physical address 13073be64b3SJiawei Lin val memRange = AddressSet(0x00000000L, 0xffffffffffL).subtract(AddressSet(0x0L, 0x7fffffffL)) 13173be64b3SJiawei Lin val memAXI4SlaveNode = AXI4SlaveNode(Seq( 13273be64b3SJiawei Lin AXI4SlavePortParameters( 13373be64b3SJiawei Lin slaves = Seq( 13473be64b3SJiawei Lin AXI4SlaveParameters( 13573be64b3SJiawei Lin address = memRange, 13673be64b3SJiawei Lin regionType = RegionType.UNCACHED, 13773be64b3SJiawei Lin executable = true, 13873be64b3SJiawei Lin supportsRead = TransferSizes(1, L3BlockSize), 13973be64b3SJiawei Lin supportsWrite = TransferSizes(1, L3BlockSize), 14073be64b3SJiawei Lin interleavedId = Some(0), 14173be64b3SJiawei Lin resources = device.reg("mem") 1420584d3a8SLinJiawei ) 14373be64b3SJiawei Lin ), 14473be64b3SJiawei Lin beatBytes = L3OuterBusWidth / 8 14573be64b3SJiawei Lin ) 14673be64b3SJiawei Lin )) 14773be64b3SJiawei Lin 148496c0adfSJiawei Lin def mem_buffN(n: Int) = { 149496c0adfSJiawei Lin val buffers = (0 until n).map(_ => AXI4Buffer()) 150496c0adfSJiawei Lin buffers.reduce((l, r) => l := r) 151496c0adfSJiawei Lin (buffers.head, buffers.last) 152496c0adfSJiawei Lin } 15373be64b3SJiawei Lin val mem_xbar = TLXbar() 154496c0adfSJiawei Lin mem_xbar :=* TLCacheCork() :=* bankedNode 155496c0adfSJiawei Lin val (buf_l, buf_r) = mem_buffN(5) 156496c0adfSJiawei Lin memAXI4SlaveNode := buf_l 157496c0adfSJiawei Lin buf_r := 15873be64b3SJiawei Lin AXI4UserYanker() := 15973be64b3SJiawei Lin AXI4Deinterleaver(L3BlockSize) := 16073be64b3SJiawei Lin TLToAXI4() := 16173be64b3SJiawei Lin TLWidthWidget(L3OuterBusWidth / 8) := 16273be64b3SJiawei Lin mem_xbar 16373be64b3SJiawei Lin 16473be64b3SJiawei Lin val memory = InModuleBody { 16573be64b3SJiawei Lin memAXI4SlaveNode.makeIOs() 16673be64b3SJiawei Lin } 16773be64b3SJiawei Lin} 16873be64b3SJiawei Lin 16973be64b3SJiawei Lintrait HaveAXI4PeripheralPort { this: BaseSoC => 17073be64b3SJiawei Lin // on-chip devices: 0x3800_0000 - 0x3fff_ffff 0x0000_0000 - 0x0000_0fff 17173be64b3SJiawei Lin val onChipPeripheralRange = AddressSet(0x38000000L, 0x07ffffffL) 17273be64b3SJiawei Lin val uartRange = AddressSet(0x40600000, 0xf) 17373be64b3SJiawei Lin val uartDevice = new SimpleDevice("serial", Seq("xilinx,uartlite")) 17473be64b3SJiawei Lin val uartParams = AXI4SlaveParameters( 17573be64b3SJiawei Lin address = Seq(uartRange), 17673be64b3SJiawei Lin regionType = RegionType.UNCACHED, 17773be64b3SJiawei Lin supportsRead = TransferSizes(1, 8), 17873be64b3SJiawei Lin supportsWrite = TransferSizes(1, 8), 17973be64b3SJiawei Lin resources = uartDevice.reg 18073be64b3SJiawei Lin ) 18173be64b3SJiawei Lin val peripheralRange = AddressSet( 18273be64b3SJiawei Lin 0x0, 0x7fffffff 18373be64b3SJiawei Lin ).subtract(onChipPeripheralRange).flatMap(x => x.subtract(uartRange)) 18473be64b3SJiawei Lin val peripheralNode = AXI4SlaveNode(Seq(AXI4SlavePortParameters( 18573be64b3SJiawei Lin Seq(AXI4SlaveParameters( 18673be64b3SJiawei Lin address = peripheralRange, 18773be64b3SJiawei Lin regionType = RegionType.UNCACHED, 18873be64b3SJiawei Lin supportsRead = TransferSizes(1, 8), 18973be64b3SJiawei Lin supportsWrite = TransferSizes(1, 8), 19073be64b3SJiawei Lin interleavedId = Some(0) 19173be64b3SJiawei Lin ), uartParams), 19273be64b3SJiawei Lin beatBytes = 8 19373be64b3SJiawei Lin ))) 19473be64b3SJiawei Lin 19573be64b3SJiawei Lin peripheralNode := 19673be64b3SJiawei Lin AXI4UserYanker() := 19773be64b3SJiawei Lin AXI4Deinterleaver(8) := 19873be64b3SJiawei Lin TLToAXI4() := 19973be64b3SJiawei Lin peripheralXbar 20073be64b3SJiawei Lin 20173be64b3SJiawei Lin val peripheral = InModuleBody { 20273be64b3SJiawei Lin peripheralNode.makeIOs() 20373be64b3SJiawei Lin } 20473be64b3SJiawei Lin 20573be64b3SJiawei Lin} 20673be64b3SJiawei Lin 20773be64b3SJiawei Linclass SoCMisc()(implicit p: Parameters) extends BaseSoC 20873be64b3SJiawei Lin with HaveAXI4MemPort 20973be64b3SJiawei Lin with HaveAXI4PeripheralPort 21073be64b3SJiawei Lin with HaveSlaveAXI4Port 21173be64b3SJiawei Lin{ 21273be64b3SJiawei Lin val peripheral_ports = Array.fill(NumCores) { TLTempNode() } 21373be64b3SJiawei Lin val core_to_l3_ports = Array.fill(NumCores) { TLTempNode() } 21473be64b3SJiawei Lin 21573be64b3SJiawei Lin val l3_in = TLTempNode() 21673be64b3SJiawei Lin val l3_out = TLTempNode() 21773be64b3SJiawei Lin val l3_mem_pmu = BusPerfMonitor(enable = !debugOpts.FPGAPlatform) 21873be64b3SJiawei Lin 219*a9f27ba2SJiawei Lin l3_in :*= l3_banked_xbar 22073be64b3SJiawei Lin bankedNode :*= TLLogger("MEM_L3", !debugOpts.FPGAPlatform) :*= l3_mem_pmu :*= l3_out 22173be64b3SJiawei Lin 22273be64b3SJiawei Lin if(soc.L3CacheParamsOpt.isEmpty){ 22373be64b3SJiawei Lin l3_out :*= l3_in 22473be64b3SJiawei Lin } 22573be64b3SJiawei Lin 22673be64b3SJiawei Lin for(port <- peripheral_ports) { 22773be64b3SJiawei Lin peripheralXbar := port 22873be64b3SJiawei Lin } 22973be64b3SJiawei Lin 23073be64b3SJiawei Lin for ((core_out, i) <- core_to_l3_ports.zipWithIndex){ 231*a9f27ba2SJiawei Lin l3_banked_xbar :=* TLLogger(s"L3_L2_$i", !debugOpts.FPGAPlatform) :=* core_out 23273be64b3SJiawei Lin } 233*a9f27ba2SJiawei Lin l3_banked_xbar :=* BankBinder(soc.cores.head.L2NBanks, L3BlockSize) :*= l3_xbar 23473be64b3SJiawei Lin 23573be64b3SJiawei Lin val clint = LazyModule(new CLINT(CLINTParams(0x38000000L), 8)) 23673be64b3SJiawei Lin clint.node := peripheralXbar 23773be64b3SJiawei Lin 23873be64b3SJiawei Lin class IntSourceNodeToModule(val num: Int)(implicit p: Parameters) extends LazyModule { 23973be64b3SJiawei Lin val sourceNode = IntSourceNode(IntSourcePortSimple(num, ports = 1, sources = 1)) 24073be64b3SJiawei Lin lazy val module = new LazyModuleImp(this){ 24173be64b3SJiawei Lin val in = IO(Input(Vec(num, Bool()))) 24273be64b3SJiawei Lin in.zip(sourceNode.out.head._1).foreach{ case (i, s) => s := i } 24373be64b3SJiawei Lin } 24473be64b3SJiawei Lin } 24573be64b3SJiawei Lin 24673be64b3SJiawei Lin val plic = LazyModule(new TLPLIC(PLICParams(0x3c000000L), 8)) 24773be64b3SJiawei Lin val plicSource = LazyModule(new IntSourceNodeToModule(NrExtIntr)) 24873be64b3SJiawei Lin 24973be64b3SJiawei Lin plic.intnode := plicSource.sourceNode 25073be64b3SJiawei Lin plic.node := peripheralXbar 25173be64b3SJiawei Lin 25273be64b3SJiawei Lin val debugModule = LazyModule(new DebugModule(NumCores)(p)) 25373be64b3SJiawei Lin debugModule.debug.node := peripheralXbar 25473be64b3SJiawei Lin debugModule.debug.dmInner.dmInner.sb2tlOpt.foreach { sb2tl => 25573be64b3SJiawei Lin l3_xbar := TLBuffer() := TLWidthWidget(1) := sb2tl.node 25673be64b3SJiawei Lin } 25773be64b3SJiawei Lin 25873be64b3SJiawei Lin lazy val module = new LazyModuleImp(this){ 25973be64b3SJiawei Lin 26073be64b3SJiawei Lin val debug_module_io = IO(chiselTypeOf(debugModule.module.io)) 26173be64b3SJiawei Lin val ext_intrs = IO(Input(UInt(NrExtIntr.W))) 26273be64b3SJiawei Lin 26373be64b3SJiawei Lin debugModule.module.io <> debug_module_io 26473be64b3SJiawei Lin plicSource.module.in := ext_intrs.asBools 26573be64b3SJiawei Lin 26673be64b3SJiawei Lin val freq = 100 26773be64b3SJiawei Lin val cnt = RegInit(freq.U) 26873be64b3SJiawei Lin val tick = cnt === 0.U 26973be64b3SJiawei Lin cnt := Mux(tick, freq.U, cnt - 1.U) 27073be64b3SJiawei Lin clint.module.io.rtcTick := tick 27173be64b3SJiawei Lin } 2720584d3a8SLinJiawei} 273