1c6d43980SLemover/*************************************************************************************** 2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 4c6d43980SLemover* 5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 8c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 9c6d43980SLemover* 10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13c6d43980SLemover* 14c6d43980SLemover* See the Mulan PSL v2 for more details. 15c6d43980SLemover***************************************************************************************/ 16c6d43980SLemover 17006e1884SZihao Yupackage system 18006e1884SZihao Yu 198891a219SYinan Xuimport org.chipsalliance.cde.config.{Field, Parameters} 20006e1884SZihao Yuimport chisel3._ 21096ea47eSzhanglinjuanimport chisel3.util._ 2298c71602SJiawei Linimport device.{DebugModule, TLPMA, TLPMAIO} 236695f071SYinan Xuimport freechips.rocketchip.amba.axi4._ 24bbe4506dSTang Haojinimport freechips.rocketchip.devices.debug.DebugModuleKey 256695f071SYinan Xuimport freechips.rocketchip.devices.tilelink._ 2673be64b3SJiawei Linimport freechips.rocketchip.diplomacy.{AddressSet, IdRange, InModuleBody, LazyModule, LazyModuleImp, MemoryDevice, RegionType, SimpleDevice, TransferSizes} 2773be64b3SJiawei Linimport freechips.rocketchip.interrupts.{IntSourceNode, IntSourcePortSimple} 286695f071SYinan Xuimport freechips.rocketchip.regmapper.{RegField, RegFieldDesc, RegFieldGroup} 2998c71602SJiawei Linimport freechips.rocketchip.tilelink._ 308537b88aSTang Haojinimport freechips.rocketchip.util.AsyncQueueParams 3198c71602SJiawei Linimport huancun._ 326695f071SYinan Xuimport top.BusPerfMonitor 336695f071SYinan Xuimport utility.{ReqSourceKey, TLClientsMerger, TLEdgeBuffer, TLLogger} 345bd65c56STang Haojinimport xiangshan.backend.fu.{MemoryRange, PMAConfigEntry, PMAConst} 355bd65c56STang Haojinimport xiangshan.{DebugOptionsKey, PMParameKey, XSTileKey} 365c060727Ssumailyycimport coupledL2.{EnableCHI, L2Param} 378537b88aSTang Haojinimport coupledL2.tl2chi.CHIIssue 385c060727Ssumailyycimport openLLC.OpenLLCParam 39a428082bSLinJiawei 402225d46eSJiawei Lincase object SoCParamsKey extends Field[SoCParameters] 412225d46eSJiawei Lin 42a428082bSLinJiaweicase class SoCParameters 43a428082bSLinJiawei( 44a428082bSLinJiawei EnableILA: Boolean = false, 453ea4388cSHaoyuan Feng PAddrBits: Int = 48, 465bd65c56STang Haojin PmemRanges: Seq[MemoryRange] = Seq(MemoryRange(0x80000000L, 0x80000000000L)), 475bd65c56STang Haojin PMAConfigs: Seq[PMAConfigEntry] = Seq( 485bd65c56STang Haojin PMAConfigEntry(0x0L, range = 0x1000000000000L, a = 3), 495bd65c56STang Haojin PMAConfigEntry(0x80000000000L, c = true, atomic = true, a = 1, x = true, w = true, r = true), 505bd65c56STang Haojin PMAConfigEntry(0x80000000L, a = 1, w = true, r = true), 515bd65c56STang Haojin PMAConfigEntry(0x3A000000L, a = 1), 525bd65c56STang Haojin PMAConfigEntry(0x38022000L, a = 1, w = true, r = true), 535bd65c56STang Haojin PMAConfigEntry(0x38021000L, a = 1, x = true, w = true, r = true), 545bd65c56STang Haojin PMAConfigEntry(0x38020000L, a = 1, w = true, r = true), 555bd65c56STang Haojin PMAConfigEntry(0x30050000L, a = 1, w = true, r = true), // FIXME: GPU space is cacheable? 565bd65c56STang Haojin PMAConfigEntry(0x30010000L, a = 1, w = true, r = true), 575bd65c56STang Haojin PMAConfigEntry(0x20000000L, a = 1, x = true, w = true, r = true), 585bd65c56STang Haojin PMAConfigEntry(0x10000000L, a = 1, w = true, r = true), 595bd65c56STang Haojin PMAConfigEntry(0) 605bd65c56STang Haojin ), 61bbe4506dSTang Haojin CLINTRange: AddressSet = AddressSet(0x38000000L, CLINTConsts.size - 1), 62bbe4506dSTang Haojin BEURange: AddressSet = AddressSet(0x38010000L, 0xfff), 63bbe4506dSTang Haojin PLICRange: AddressSet = AddressSet(0x3c000000L, PLICConsts.size(PLICConsts.maxMaxHarts) - 1), 64bbe4506dSTang Haojin PLLRange: AddressSet = AddressSet(0x3a000000L, 0xfff), 65bbe4506dSTang Haojin UARTLiteForDTS: Boolean = true, // should be false in SimMMIO 66c679fdb3Srvcoresjw extIntrs: Int = 64, 67a1ea7f76SJiawei Lin L3NBanks: Int = 4, 684f94c0c6SJiawei Lin L3CacheParamsOpt: Option[HCCacheParameters] = Some(HCCacheParameters( 69d2b20d1aSTang Haojin name = "L3", 70a1ea7f76SJiawei Lin level = 3, 71a1ea7f76SJiawei Lin ways = 8, 72a1ea7f76SJiawei Lin sets = 2048 // 1MB per bank 73a5b77de4STang Haojin )), 74*a57c9536STang Haojin OpenLLCParamsOpt: Option[OpenLLCParam] = None, 754b40434cSzhanglinjuan XSTopPrefix: Option[String] = None, 768537b88aSTang Haojin NodeIDWidthList: Map[String, Int] = Map( 778537b88aSTang Haojin "B" -> 7, 788537b88aSTang Haojin "E.b" -> 11 798537b88aSTang Haojin ), 80007f6122SXuan Hu NumHart: Int = 64, 81007f6122SXuan Hu NumIRFiles: Int = 7, 82007f6122SXuan Hu NumIRSrc: Int = 256, 83720dd621STang Haojin UseXSNoCTop: Boolean = false, 84007f6122SXuan Hu IMSICUseTL: Boolean = false, 8506076152Syulightenyu EnableCHIAsyncBridge: Option[AsyncQueueParams] = Some(AsyncQueueParams(depth = 16, sync = 3, safe = false)), 867ff4ebdcSTang Haojin EnableClintAsyncBridge: Option[AsyncQueueParams] = Some(AsyncQueueParams(depth = 1, sync = 3, safe = false)) 872225d46eSJiawei Lin){ 88*a57c9536STang Haojin require( 89*a57c9536STang Haojin L3CacheParamsOpt.isDefined ^ OpenLLCParamsOpt.isDefined || L3CacheParamsOpt.isEmpty && OpenLLCParamsOpt.isEmpty, 90*a57c9536STang Haojin "Atmost one of L3CacheParamsOpt and OpenLLCParamsOpt should be defined" 91*a57c9536STang Haojin ) 922225d46eSJiawei Lin // L3 configurations 932225d46eSJiawei Lin val L3InnerBusWidth = 256 942225d46eSJiawei Lin val L3BlockSize = 64 952225d46eSJiawei Lin // on chip network configurations 962225d46eSJiawei Lin val L3OuterBusWidth = 256 97bbe4506dSTang Haojin val UARTLiteRange = AddressSet(0x40600000, if (UARTLiteForDTS) 0x3f else 0xf) 982225d46eSJiawei Lin} 992225d46eSJiawei Lin 1002225d46eSJiawei Lintrait HasSoCParameter { 1012225d46eSJiawei Lin implicit val p: Parameters 1022225d46eSJiawei Lin 1032225d46eSJiawei Lin val soc = p(SoCParamsKey) 1042225d46eSJiawei Lin val debugOpts = p(DebugOptionsKey) 10534ab1ae9SJiawei Lin val tiles = p(XSTileKey) 10678a8cd25Szhanglinjuan val enableCHI = p(EnableCHI) 1078537b88aSTang Haojin val issue = p(CHIIssue) 10834ab1ae9SJiawei Lin 10934ab1ae9SJiawei Lin val NumCores = tiles.size 110a428082bSLinJiawei val EnableILA = soc.EnableILA 1112225d46eSJiawei Lin 112725e8ddcSchengguanghui // Parameters for trace extension 113725e8ddcSchengguanghui val TraceTraceGroupNum = tiles.head.traceParams.TraceGroupNum 114725e8ddcSchengguanghui val TraceCauseWidth = tiles.head.XLEN 115551cc696Schengguanghui val TraceTvalWidth = tiles.head.traceParams.IaddrWidth 116725e8ddcSchengguanghui val TracePrivWidth = tiles.head.traceParams.PrivWidth 117551cc696Schengguanghui val TraceIaddrWidth = tiles.head.traceParams.IaddrWidth 118725e8ddcSchengguanghui val TraceItypeWidth = tiles.head.traceParams.ItypeWidth 119725e8ddcSchengguanghui val TraceIretireWidthCompressed = log2Up(tiles.head.RenameWidth * tiles.head.CommitWidth * 2) 120725e8ddcSchengguanghui val TraceIlastsizeWidth = tiles.head.traceParams.IlastsizeWidth 121725e8ddcSchengguanghui 1222225d46eSJiawei Lin // L3 configurations 1232225d46eSJiawei Lin val L3InnerBusWidth = soc.L3InnerBusWidth 1242225d46eSJiawei Lin val L3BlockSize = soc.L3BlockSize 1252225d46eSJiawei Lin val L3NBanks = soc.L3NBanks 1262225d46eSJiawei Lin 1272225d46eSJiawei Lin // on chip network configurations 1282225d46eSJiawei Lin val L3OuterBusWidth = soc.L3OuterBusWidth 1292225d46eSJiawei Lin 1302225d46eSJiawei Lin val NrExtIntr = soc.extIntrs 131007f6122SXuan Hu 132007f6122SXuan Hu val SetIpNumValidSize = soc.NumHart * soc.NumIRFiles 133007f6122SXuan Hu 134007f6122SXuan Hu val NumIRSrc = soc.NumIRSrc 135e2725c9eSzhanglinjuan 136e2725c9eSzhanglinjuan val EnableCHIAsyncBridge = if (enableCHI && soc.EnableCHIAsyncBridge.isDefined) 137e2725c9eSzhanglinjuan soc.EnableCHIAsyncBridge else None 138e2725c9eSzhanglinjuan val EnableClintAsyncBridge = soc.EnableClintAsyncBridge 139303b861dSZihao Yu} 140303b861dSZihao Yu 141bbe4506dSTang Haojintrait HasPeripheralRanges { 142bbe4506dSTang Haojin implicit val p: Parameters 143bbe4506dSTang Haojin 144bbe4506dSTang Haojin private def soc = p(SoCParamsKey) 145bbe4506dSTang Haojin private def dm = p(DebugModuleKey) 146bbe4506dSTang Haojin private def pmParams = p(PMParameKey) 147bbe4506dSTang Haojin 148bbe4506dSTang Haojin private def mmpma = pmParams.mmpma 149bbe4506dSTang Haojin 150bbe4506dSTang Haojin def onChipPeripheralRanges: Map[String, AddressSet] = Map( 151bbe4506dSTang Haojin "CLINT" -> soc.CLINTRange, 152bbe4506dSTang Haojin "BEU" -> soc.BEURange, 153bbe4506dSTang Haojin "PLIC" -> soc.PLICRange, 154bbe4506dSTang Haojin "PLL" -> soc.PLLRange, 155bbe4506dSTang Haojin "UART" -> soc.UARTLiteRange, 156bbe4506dSTang Haojin "DEBUG" -> dm.get.address, 157bbe4506dSTang Haojin "MMPMA" -> AddressSet(mmpma.address, mmpma.mask) 158bbe4506dSTang Haojin ) ++ ( 159bbe4506dSTang Haojin if (soc.L3CacheParamsOpt.map(_.ctrl.isDefined).getOrElse(false)) 160bbe4506dSTang Haojin Map("L3CTL" -> AddressSet(soc.L3CacheParamsOpt.get.ctrl.get.address, 0xffff)) 161bbe4506dSTang Haojin else 162bbe4506dSTang Haojin Map() 163bbe4506dSTang Haojin ) 164bbe4506dSTang Haojin 165bbe4506dSTang Haojin def peripheralRange = onChipPeripheralRanges.values.foldLeft(Seq(AddressSet(0x0, 0x7fffffffL))) { (acc, x) => 166bbe4506dSTang Haojin acc.flatMap(_.subtract(x)) 167bbe4506dSTang Haojin } 168bbe4506dSTang Haojin} 169bbe4506dSTang Haojin 1701e3fad10SLinJiaweiclass ILABundle extends Bundle {} 171303b861dSZihao Yu 1723e586e47Slinjiawei 173bbe4506dSTang Haojinabstract class BaseSoC()(implicit p: Parameters) extends LazyModule with HasSoCParameter with HasPeripheralRanges { 17478a8cd25Szhanglinjuan val bankedNode = Option.when(!enableCHI)(BankBinder(L3NBanks, L3BlockSize)) 17578a8cd25Szhanglinjuan val peripheralXbar = Option.when(!enableCHI)(TLXbar()) 1761bf9a05aSzhanglinjuan val l3_xbar = Option.when(!enableCHI)(TLXbar()) 1771bf9a05aSzhanglinjuan val l3_banked_xbar = Option.when(!enableCHI)(TLXbar()) 17878a8cd25Szhanglinjuan 1791bf9a05aSzhanglinjuan val soc_xbar = Option.when(enableCHI)(AXI4Xbar()) 1803e586e47Slinjiawei} 1813e586e47Slinjiawei 18273be64b3SJiawei Lin// We adapt the following three traits from rocket-chip. 18373be64b3SJiawei Lin// Source: rocket-chip/src/main/scala/subsystem/Ports.scala 18473be64b3SJiawei Lintrait HaveSlaveAXI4Port { 18573be64b3SJiawei Lin this: BaseSoC => 1869637c0c6SLinJiawei 18773be64b3SJiawei Lin val idBits = 14 18873be64b3SJiawei Lin 18973be64b3SJiawei Lin val l3FrontendAXI4Node = AXI4MasterNode(Seq(AXI4MasterPortParameters( 19073be64b3SJiawei Lin Seq(AXI4MasterParameters( 19173be64b3SJiawei Lin name = "dma", 19273be64b3SJiawei Lin id = IdRange(0, 1 << idBits) 19373be64b3SJiawei Lin )) 19473be64b3SJiawei Lin ))) 1951bf9a05aSzhanglinjuan 1961bf9a05aSzhanglinjuan if (l3_xbar.isDefined) { 1971bf9a05aSzhanglinjuan val errorDevice = LazyModule(new TLError( 19873be64b3SJiawei Lin params = DevNullParams( 19973be64b3SJiawei Lin address = Seq(AddressSet(0x0, 0x7fffffffL)), 20073be64b3SJiawei Lin maxAtomic = 8, 20173be64b3SJiawei Lin maxTransfer = 64), 20273be64b3SJiawei Lin beatBytes = L3InnerBusWidth / 8 20373be64b3SJiawei Lin )) 2041bf9a05aSzhanglinjuan errorDevice.node := 2051bf9a05aSzhanglinjuan l3_xbar.get := 20673be64b3SJiawei Lin TLFIFOFixer() := 20708bf93ffSrvcoresjw TLWidthWidget(32) := 20873be64b3SJiawei Lin AXI4ToTL() := 20973be64b3SJiawei Lin AXI4UserYanker(Some(1)) := 21073be64b3SJiawei Lin AXI4Fragmenter() := 211be340b14SJiawei Lin AXI4Buffer() := 212be340b14SJiawei Lin AXI4Buffer() := 21373be64b3SJiawei Lin AXI4IdIndexer(1) := 21473be64b3SJiawei Lin l3FrontendAXI4Node 2151bf9a05aSzhanglinjuan } 21673be64b3SJiawei Lin 21773be64b3SJiawei Lin val dma = InModuleBody { 21873be64b3SJiawei Lin l3FrontendAXI4Node.makeIOs() 21973be64b3SJiawei Lin } 22073be64b3SJiawei Lin} 22173be64b3SJiawei Lin 22273be64b3SJiawei Lintrait HaveAXI4MemPort { 22373be64b3SJiawei Lin this: BaseSoC => 22473be64b3SJiawei Lin val device = new MemoryDevice 2253ea4388cSHaoyuan Feng // 48-bit physical address 2263ea4388cSHaoyuan Feng val memRange = AddressSet(0x00000000L, 0xffffffffffffL).subtract(AddressSet(0x0L, 0x7fffffffL)) 22773be64b3SJiawei Lin val memAXI4SlaveNode = AXI4SlaveNode(Seq( 22873be64b3SJiawei Lin AXI4SlavePortParameters( 22973be64b3SJiawei Lin slaves = Seq( 23073be64b3SJiawei Lin AXI4SlaveParameters( 23173be64b3SJiawei Lin address = memRange, 23273be64b3SJiawei Lin regionType = RegionType.UNCACHED, 23373be64b3SJiawei Lin executable = true, 23473be64b3SJiawei Lin supportsRead = TransferSizes(1, L3BlockSize), 23573be64b3SJiawei Lin supportsWrite = TransferSizes(1, L3BlockSize), 23673be64b3SJiawei Lin interleavedId = Some(0), 23773be64b3SJiawei Lin resources = device.reg("mem") 2380584d3a8SLinJiawei ) 23973be64b3SJiawei Lin ), 2406695f071SYinan Xu beatBytes = L3OuterBusWidth / 8, 2416695f071SYinan Xu requestKeys = if (debugOpts.FPGAPlatform) Seq() else Seq(ReqSourceKey), 24273be64b3SJiawei Lin ) 24373be64b3SJiawei Lin )) 24473be64b3SJiawei Lin 24573be64b3SJiawei Lin val mem_xbar = TLXbar() 24678a8cd25Szhanglinjuan val l3_mem_pmu = BusPerfMonitor(name = "L3_Mem", enable = !debugOpts.FPGAPlatform && !enableCHI, stat_latency = true) 24778a8cd25Szhanglinjuan val axi4mem_node = AXI4IdentityNode() 24878a8cd25Szhanglinjuan 24978a8cd25Szhanglinjuan if (enableCHI) { 25078a8cd25Szhanglinjuan axi4mem_node := 2511bf9a05aSzhanglinjuan soc_xbar.get 25278a8cd25Szhanglinjuan } else { 25329230e82SJiawei Lin mem_xbar :=* 254d2b20d1aSTang Haojin TLBuffer.chainNode(2) := 255d2b20d1aSTang Haojin TLCacheCork() := 256d2b20d1aSTang Haojin l3_mem_pmu := 257d2b20d1aSTang Haojin TLClientsMerger() := 25829230e82SJiawei Lin TLXbar() :=* 25978a8cd25Szhanglinjuan bankedNode.get 26029230e82SJiawei Lin 26129230e82SJiawei Lin mem_xbar := 26229230e82SJiawei Lin TLWidthWidget(8) := 263b7291c09SJiawei Lin TLBuffer.chainNode(3, name = Some("PeripheralXbar_to_MemXbar_buffer")) := 26478a8cd25Szhanglinjuan peripheralXbar.get 26578a8cd25Szhanglinjuan 26678a8cd25Szhanglinjuan axi4mem_node := 26778a8cd25Szhanglinjuan TLToAXI4() := 26878a8cd25Szhanglinjuan TLSourceShrinker(64) := 26978a8cd25Szhanglinjuan TLWidthWidget(L3OuterBusWidth / 8) := 27078a8cd25Szhanglinjuan TLBuffer.chainNode(2) := 27178a8cd25Szhanglinjuan mem_xbar 27278a8cd25Szhanglinjuan } 27329230e82SJiawei Lin 27429230e82SJiawei Lin memAXI4SlaveNode := 275be340b14SJiawei Lin AXI4Buffer() := 276acc88887SJiawei Lin AXI4Buffer() := 277acc88887SJiawei Lin AXI4Buffer() := 27808bf93ffSrvcoresjw AXI4IdIndexer(idBits = 14) := 27973be64b3SJiawei Lin AXI4UserYanker() := 28073be64b3SJiawei Lin AXI4Deinterleaver(L3BlockSize) := 28178a8cd25Szhanglinjuan axi4mem_node 28273be64b3SJiawei Lin 28373be64b3SJiawei Lin val memory = InModuleBody { 28473be64b3SJiawei Lin memAXI4SlaveNode.makeIOs() 28573be64b3SJiawei Lin } 28673be64b3SJiawei Lin} 28773be64b3SJiawei Lin 28873be64b3SJiawei Lintrait HaveAXI4PeripheralPort { this: BaseSoC => 28973be64b3SJiawei Lin val uartDevice = new SimpleDevice("serial", Seq("xilinx,uartlite")) 29073be64b3SJiawei Lin val uartParams = AXI4SlaveParameters( 291bbe4506dSTang Haojin address = Seq(soc.UARTLiteRange), 29273be64b3SJiawei Lin regionType = RegionType.UNCACHED, 29378a8cd25Szhanglinjuan supportsRead = TransferSizes(1, 32), 29478a8cd25Szhanglinjuan supportsWrite = TransferSizes(1, 32), 29573be64b3SJiawei Lin resources = uartDevice.reg 29673be64b3SJiawei Lin ) 29773be64b3SJiawei Lin val peripheralNode = AXI4SlaveNode(Seq(AXI4SlavePortParameters( 29873be64b3SJiawei Lin Seq(AXI4SlaveParameters( 29973be64b3SJiawei Lin address = peripheralRange, 30073be64b3SJiawei Lin regionType = RegionType.UNCACHED, 30178a8cd25Szhanglinjuan supportsRead = TransferSizes(1, 32), 30278a8cd25Szhanglinjuan supportsWrite = TransferSizes(1, 32), 30373be64b3SJiawei Lin interleavedId = Some(0) 30473be64b3SJiawei Lin ), uartParams), 30573be64b3SJiawei Lin beatBytes = 8 30673be64b3SJiawei Lin ))) 30778a8cd25Szhanglinjuan 30878a8cd25Szhanglinjuan val axi4peripheral_node = AXI4IdentityNode() 3091bf9a05aSzhanglinjuan val error_xbar = Option.when(enableCHI)(TLXbar()) 31073be64b3SJiawei Lin 31173be64b3SJiawei Lin peripheralNode := 3129eca914aSYuan Yuchong AXI4UserYanker() := 3139eca914aSYuan Yuchong AXI4IdIndexer(idBits = 2) := 31459239bc9SJiawei Lin AXI4Buffer() := 31559239bc9SJiawei Lin AXI4Buffer() := 316be340b14SJiawei Lin AXI4Buffer() := 317be340b14SJiawei Lin AXI4Buffer() := 31873be64b3SJiawei Lin AXI4UserYanker() := 31978a8cd25Szhanglinjuan // AXI4Deinterleaver(8) := 32078a8cd25Szhanglinjuan axi4peripheral_node 32178a8cd25Szhanglinjuan 32278a8cd25Szhanglinjuan if (enableCHI) { 3231bf9a05aSzhanglinjuan val error = LazyModule(new TLError( 3241bf9a05aSzhanglinjuan params = DevNullParams( 3253ea4388cSHaoyuan Feng address = Seq(AddressSet(0x1000000000000L, 0xffffffffffffL)), 3261bf9a05aSzhanglinjuan maxAtomic = 8, 3271bf9a05aSzhanglinjuan maxTransfer = 64), 3281bf9a05aSzhanglinjuan beatBytes = 8 3291bf9a05aSzhanglinjuan )) 3301bf9a05aSzhanglinjuan error.node := error_xbar.get 33178a8cd25Szhanglinjuan axi4peripheral_node := 33278a8cd25Szhanglinjuan AXI4Deinterleaver(8) := 33378a8cd25Szhanglinjuan TLToAXI4() := 3341bf9a05aSzhanglinjuan error_xbar.get := 33596d2b585Szhanglinjuan TLBuffer.chainNode(2, Some("llc_to_peripheral_buffer")) := 33678a8cd25Szhanglinjuan TLFIFOFixer() := 33778a8cd25Szhanglinjuan TLWidthWidget(L3OuterBusWidth / 8) := 33878a8cd25Szhanglinjuan AXI4ToTL() := 33978a8cd25Szhanglinjuan AXI4UserYanker() := 3401bf9a05aSzhanglinjuan soc_xbar.get 34178a8cd25Szhanglinjuan } else { 34278a8cd25Szhanglinjuan axi4peripheral_node := 34373be64b3SJiawei Lin AXI4Deinterleaver(8) := 34473be64b3SJiawei Lin TLToAXI4() := 345acc88887SJiawei Lin TLBuffer.chainNode(3) := 34678a8cd25Szhanglinjuan peripheralXbar.get 34778a8cd25Szhanglinjuan } 34873be64b3SJiawei Lin 34973be64b3SJiawei Lin val peripheral = InModuleBody { 35073be64b3SJiawei Lin peripheralNode.makeIOs() 35173be64b3SJiawei Lin } 35273be64b3SJiawei Lin 35373be64b3SJiawei Lin} 35473be64b3SJiawei Lin 3554b40434cSzhanglinjuanclass MemMisc()(implicit p: Parameters) extends BaseSoC 35673be64b3SJiawei Lin with HaveAXI4MemPort 35798c71602SJiawei Lin with PMAConst 35878a8cd25Szhanglinjuan with HaveAXI4PeripheralPort 35973be64b3SJiawei Lin{ 3604b40434cSzhanglinjuan 36178a8cd25Szhanglinjuan val peripheral_ports = Option.when(!enableCHI)(Array.fill(NumCores) { TLTempNode() }) 36278a8cd25Szhanglinjuan val core_to_l3_ports = Option.when(!enableCHI)(Array.fill(NumCores) { TLTempNode() }) 36373be64b3SJiawei Lin 36473be64b3SJiawei Lin val l3_in = TLTempNode() 36573be64b3SJiawei Lin val l3_out = TLTempNode() 36673be64b3SJiawei Lin 3671bf9a05aSzhanglinjuan val device_xbar = Option.when(enableCHI)(TLXbar()) 3681bf9a05aSzhanglinjuan device_xbar.foreach(_ := error_xbar.get) 36978a8cd25Szhanglinjuan 3701bf9a05aSzhanglinjuan if (l3_banked_xbar.isDefined) { 3711bf9a05aSzhanglinjuan l3_in :*= TLEdgeBuffer(_ => true, Some("L3_in_buffer")) :*= l3_banked_xbar.get 3721bf9a05aSzhanglinjuan l3_banked_xbar.get := TLBuffer.chainNode(2) := l3_xbar.get 3731bf9a05aSzhanglinjuan } 37478a8cd25Szhanglinjuan bankedNode match { 37578a8cd25Szhanglinjuan case Some(bankBinder) => 37678a8cd25Szhanglinjuan bankBinder :*= TLLogger("MEM_L3", !debugOpts.FPGAPlatform && debugOpts.AlwaysBasicDB) :*= l3_out 37778a8cd25Szhanglinjuan case None => 37878a8cd25Szhanglinjuan } 37973be64b3SJiawei Lin 38073be64b3SJiawei Lin if(soc.L3CacheParamsOpt.isEmpty){ 38173be64b3SJiawei Lin l3_out :*= l3_in 38273be64b3SJiawei Lin } 38373be64b3SJiawei Lin 38478a8cd25Szhanglinjuan if (!enableCHI) { 38578a8cd25Szhanglinjuan for (port <- peripheral_ports.get) { 38678a8cd25Szhanglinjuan peripheralXbar.get := TLBuffer.chainNode(2, Some("L2_to_L3_peripheral_buffer")) := port 38778a8cd25Szhanglinjuan } 38873be64b3SJiawei Lin } 38973be64b3SJiawei Lin 3904b40434cSzhanglinjuan core_to_l3_ports.foreach { case _ => 3914b40434cSzhanglinjuan for ((core_out, i) <- core_to_l3_ports.get.zipWithIndex){ 3921bf9a05aSzhanglinjuan l3_banked_xbar.get :=* 39362129679Swakafa TLLogger(s"L3_L2_$i", !debugOpts.FPGAPlatform && debugOpts.AlwaysBasicDB) :=* 39459239bc9SJiawei Lin TLBuffer() := 39559239bc9SJiawei Lin core_out 39673be64b3SJiawei Lin } 3974b40434cSzhanglinjuan } 39878a8cd25Szhanglinjuan 399bbe4506dSTang Haojin val clint = LazyModule(new CLINT(CLINTParams(soc.CLINTRange.base), 8)) 4001bf9a05aSzhanglinjuan if (enableCHI) { clint.node := device_xbar.get } 40178a8cd25Szhanglinjuan else { clint.node := peripheralXbar.get } 40273be64b3SJiawei Lin 40373be64b3SJiawei Lin class IntSourceNodeToModule(val num: Int)(implicit p: Parameters) extends LazyModule { 40473be64b3SJiawei Lin val sourceNode = IntSourceNode(IntSourcePortSimple(num, ports = 1, sources = 1)) 405935edac4STang Haojin class IntSourceNodeToModuleImp(wrapper: LazyModule) extends LazyModuleImp(wrapper) { 40673be64b3SJiawei Lin val in = IO(Input(Vec(num, Bool()))) 40773be64b3SJiawei Lin in.zip(sourceNode.out.head._1).foreach{ case (i, s) => s := i } 40873be64b3SJiawei Lin } 409935edac4STang Haojin lazy val module = new IntSourceNodeToModuleImp(this) 41073be64b3SJiawei Lin } 41173be64b3SJiawei Lin 412bbe4506dSTang Haojin val plic = LazyModule(new TLPLIC(PLICParams(soc.PLICRange.base), 8)) 41373be64b3SJiawei Lin val plicSource = LazyModule(new IntSourceNodeToModule(NrExtIntr)) 41473be64b3SJiawei Lin 41573be64b3SJiawei Lin plic.intnode := plicSource.sourceNode 4161bf9a05aSzhanglinjuan if (enableCHI) { plic.node := device_xbar.get } 41778a8cd25Szhanglinjuan else { plic.node := peripheralXbar.get } 41873be64b3SJiawei Lin 41934ab1ae9SJiawei Lin val pll_node = TLRegisterNode( 420bbe4506dSTang Haojin address = Seq(soc.PLLRange), 42134ab1ae9SJiawei Lin device = new SimpleDevice("pll_ctrl", Seq()), 42234ab1ae9SJiawei Lin beatBytes = 8, 42334ab1ae9SJiawei Lin concurrency = 1 42434ab1ae9SJiawei Lin ) 4251bf9a05aSzhanglinjuan if (enableCHI) { pll_node := device_xbar.get } 42678a8cd25Szhanglinjuan else { pll_node := peripheralXbar.get } 42734ab1ae9SJiawei Lin 42873be64b3SJiawei Lin val debugModule = LazyModule(new DebugModule(NumCores)(p)) 42978a8cd25Szhanglinjuan if (enableCHI) { 4301bf9a05aSzhanglinjuan debugModule.debug.node := device_xbar.get 43178a8cd25Szhanglinjuan // TODO: l3_xbar 43278a8cd25Szhanglinjuan debugModule.debug.dmInner.dmInner.sb2tlOpt.foreach { sb2tl => 4331bf9a05aSzhanglinjuan error_xbar.get := sb2tl.node 43478a8cd25Szhanglinjuan } 43578a8cd25Szhanglinjuan } else { 43678a8cd25Szhanglinjuan debugModule.debug.node := peripheralXbar.get 43773be64b3SJiawei Lin debugModule.debug.dmInner.dmInner.sb2tlOpt.foreach { sb2tl => 43876ed5703Schengguanghui l3_xbar.get := TLBuffer() := TLWidthWidget(1) := sb2tl.node 43973be64b3SJiawei Lin } 44078a8cd25Szhanglinjuan } 44173be64b3SJiawei Lin 44298c71602SJiawei Lin val pma = LazyModule(new TLPMA) 44378a8cd25Szhanglinjuan if (enableCHI) { 4441bf9a05aSzhanglinjuan pma.node := TLBuffer.chainNode(4) := device_xbar.get 44578a8cd25Szhanglinjuan } else { 44678a8cd25Szhanglinjuan pma.node := TLBuffer.chainNode(4) := peripheralXbar.get 44778a8cd25Szhanglinjuan } 44898c71602SJiawei Lin 449935edac4STang Haojin class SoCMiscImp(wrapper: LazyModule) extends LazyModuleImp(wrapper) { 45073be64b3SJiawei Lin 451935edac4STang Haojin val debug_module_io = IO(new debugModule.DebugModuleIO) 45273be64b3SJiawei Lin val ext_intrs = IO(Input(UInt(NrExtIntr.W))) 4539e56439dSHazard val rtc_clock = IO(Input(Bool())) 45434ab1ae9SJiawei Lin val pll0_lock = IO(Input(Bool())) 45534ab1ae9SJiawei Lin val pll0_ctrl = IO(Output(Vec(6, UInt(32.W)))) 45698c71602SJiawei Lin val cacheable_check = IO(new TLPMAIO) 4573bf5eac7SXuan Hu val clintTime = IO(Output(ValidIO(UInt(64.W)))) 45873be64b3SJiawei Lin 45973be64b3SJiawei Lin debugModule.module.io <> debug_module_io 4609b4044e7SYinan Xu 4619b4044e7SYinan Xu // sync external interrupts 4629b4044e7SYinan Xu require(plicSource.module.in.length == ext_intrs.getWidth) 4639b4044e7SYinan Xu for ((plic_in, interrupt) <- plicSource.module.in.zip(ext_intrs.asBools)) { 4649b4044e7SYinan Xu val ext_intr_sync = RegInit(0.U(3.W)) 4659b4044e7SYinan Xu ext_intr_sync := Cat(ext_intr_sync(1, 0), interrupt) 466e5c40982SYinan Xu plic_in := ext_intr_sync(2) 4679b4044e7SYinan Xu } 4689e56439dSHazard 46998c71602SJiawei Lin pma.module.io <> cacheable_check 47073be64b3SJiawei Lin 47188ca983fSYinan Xu // positive edge sampling of the lower-speed rtc_clock 47288ca983fSYinan Xu val rtcTick = RegInit(0.U(3.W)) 47388ca983fSYinan Xu rtcTick := Cat(rtcTick(1, 0), rtc_clock) 47488ca983fSYinan Xu clint.module.io.rtcTick := rtcTick(1) && !rtcTick(2) 47588ca983fSYinan Xu 47634ab1ae9SJiawei Lin val pll_ctrl_regs = Seq.fill(6){ RegInit(0.U(32.W)) } 47734ab1ae9SJiawei Lin val pll_lock = RegNext(next = pll0_lock, init = false.B) 47834ab1ae9SJiawei Lin 4793bf5eac7SXuan Hu clintTime := clint.module.io.time 4803bf5eac7SXuan Hu 48134ab1ae9SJiawei Lin pll0_ctrl <> VecInit(pll_ctrl_regs) 48234ab1ae9SJiawei Lin 48334ab1ae9SJiawei Lin pll_node.regmap( 48434ab1ae9SJiawei Lin 0x000 -> RegFieldGroup( 48534ab1ae9SJiawei Lin "Pll", Some("PLL ctrl regs"), 48634ab1ae9SJiawei Lin pll_ctrl_regs.zipWithIndex.map{ 48734ab1ae9SJiawei Lin case (r, i) => RegField(32, r, RegFieldDesc( 48834ab1ae9SJiawei Lin s"PLL_ctrl_$i", 48934ab1ae9SJiawei Lin desc = s"PLL ctrl register #$i" 49034ab1ae9SJiawei Lin )) 49134ab1ae9SJiawei Lin } :+ RegField.r(32, Cat(0.U(31.W), pll_lock), RegFieldDesc( 49234ab1ae9SJiawei Lin "PLL_lock", 49334ab1ae9SJiawei Lin "PLL lock register" 49434ab1ae9SJiawei Lin )) 49534ab1ae9SJiawei Lin ) 49634ab1ae9SJiawei Lin ) 49773be64b3SJiawei Lin } 498935edac4STang Haojin 499935edac4STang Haojin lazy val module = new SoCMiscImp(this) 5000584d3a8SLinJiawei} 50178a8cd25Szhanglinjuan 5024b40434cSzhanglinjuanclass SoCMisc()(implicit p: Parameters) extends MemMisc 5034b40434cSzhanglinjuan with HaveSlaveAXI4Port 5044b40434cSzhanglinjuan 505