xref: /XiangShan/src/main/scala/system/SoC.scala (revision 8882eb685de93177da606ee717b5ec8e459a768a)
1c6d43980SLemover/***************************************************************************************
2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
4c6d43980SLemover*
5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2.
6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at:
8c6d43980SLemover*          http://license.coscl.org.cn/MulanPSL2
9c6d43980SLemover*
10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13c6d43980SLemover*
14c6d43980SLemover* See the Mulan PSL v2 for more details.
15c6d43980SLemover***************************************************************************************/
16c6d43980SLemover
17006e1884SZihao Yupackage system
18006e1884SZihao Yu
198891a219SYinan Xuimport org.chipsalliance.cde.config.{Field, Parameters}
20006e1884SZihao Yuimport chisel3._
21096ea47eSzhanglinjuanimport chisel3.util._
22*8882eb68SXin Tianimport device.{DebugModule, TLPMA, TLPMAIO, AXI4MemEncrypt}
236695f071SYinan Xuimport freechips.rocketchip.amba.axi4._
24bbe4506dSTang Haojinimport freechips.rocketchip.devices.debug.DebugModuleKey
256695f071SYinan Xuimport freechips.rocketchip.devices.tilelink._
2673be64b3SJiawei Linimport freechips.rocketchip.diplomacy.{AddressSet, IdRange, InModuleBody, LazyModule, LazyModuleImp, MemoryDevice, RegionType, SimpleDevice, TransferSizes}
2773be64b3SJiawei Linimport freechips.rocketchip.interrupts.{IntSourceNode, IntSourcePortSimple}
286695f071SYinan Xuimport freechips.rocketchip.regmapper.{RegField, RegFieldDesc, RegFieldGroup}
2998c71602SJiawei Linimport freechips.rocketchip.tilelink._
308537b88aSTang Haojinimport freechips.rocketchip.util.AsyncQueueParams
3198c71602SJiawei Linimport huancun._
326695f071SYinan Xuimport top.BusPerfMonitor
336695f071SYinan Xuimport utility.{ReqSourceKey, TLClientsMerger, TLEdgeBuffer, TLLogger}
345bd65c56STang Haojinimport xiangshan.backend.fu.{MemoryRange, PMAConfigEntry, PMAConst}
355bd65c56STang Haojinimport xiangshan.{DebugOptionsKey, PMParameKey, XSTileKey}
365c060727Ssumailyycimport coupledL2.{EnableCHI, L2Param}
378537b88aSTang Haojinimport coupledL2.tl2chi.CHIIssue
385c060727Ssumailyycimport openLLC.OpenLLCParam
39a428082bSLinJiawei
402225d46eSJiawei Lincase object SoCParamsKey extends Field[SoCParameters]
41*8882eb68SXin Tiancase object CVMParamskey extends Field[CVMParameters]
42*8882eb68SXin Tian
43*8882eb68SXin Tiancase class CVMParameters
44*8882eb68SXin Tian(
45*8882eb68SXin Tian  MEMENCRange: AddressSet = AddressSet(0x38030000L, 0xfff),
46*8882eb68SXin Tian  KeyIDBits: Int = 0,
47*8882eb68SXin Tian  MemencPipes: Int = 4,
48*8882eb68SXin Tian  HasMEMencryption: Boolean = false,
49*8882eb68SXin Tian  HasDelayNoencryption: Boolean = false, // Test specific
50*8882eb68SXin Tian)
512225d46eSJiawei Lin
52a428082bSLinJiaweicase class SoCParameters
53a428082bSLinJiawei(
54a428082bSLinJiawei  EnableILA: Boolean = false,
553ea4388cSHaoyuan Feng  PAddrBits: Int = 48,
565bd65c56STang Haojin  PmemRanges: Seq[MemoryRange] = Seq(MemoryRange(0x80000000L, 0x80000000000L)),
575bd65c56STang Haojin  PMAConfigs: Seq[PMAConfigEntry] = Seq(
585bd65c56STang Haojin    PMAConfigEntry(0x0L, range = 0x1000000000000L, a = 3),
595bd65c56STang Haojin    PMAConfigEntry(0x80000000000L, c = true, atomic = true, a = 1, x = true, w = true, r = true),
605bd65c56STang Haojin    PMAConfigEntry(0x80000000L, a = 1, w = true, r = true),
615bd65c56STang Haojin    PMAConfigEntry(0x3A000000L, a = 1),
624c062654SAnzo    PMAConfigEntry(0x39002000L, a = 1, w = true, r = true),
634c062654SAnzo    PMAConfigEntry(0x39000000L, a = 1, w = true, r = true),
645bd65c56STang Haojin    PMAConfigEntry(0x38022000L, a = 1, w = true, r = true),
655bd65c56STang Haojin    PMAConfigEntry(0x38021000L, a = 1, x = true, w = true, r = true),
665bd65c56STang Haojin    PMAConfigEntry(0x38020000L, a = 1, w = true, r = true),
675bd65c56STang Haojin    PMAConfigEntry(0x30050000L, a = 1, w = true, r = true), // FIXME: GPU space is cacheable?
685bd65c56STang Haojin    PMAConfigEntry(0x30010000L, a = 1, w = true, r = true),
695bd65c56STang Haojin    PMAConfigEntry(0x20000000L, a = 1, x = true, w = true, r = true),
705bd65c56STang Haojin    PMAConfigEntry(0x10000000L, a = 1, w = true, r = true),
715bd65c56STang Haojin    PMAConfigEntry(0)
725bd65c56STang Haojin  ),
73bbe4506dSTang Haojin  CLINTRange: AddressSet = AddressSet(0x38000000L, CLINTConsts.size - 1),
74bbe4506dSTang Haojin  BEURange: AddressSet = AddressSet(0x38010000L, 0xfff),
75bbe4506dSTang Haojin  PLICRange: AddressSet = AddressSet(0x3c000000L, PLICConsts.size(PLICConsts.maxMaxHarts) - 1),
76bbe4506dSTang Haojin  PLLRange: AddressSet = AddressSet(0x3a000000L, 0xfff),
77bbe4506dSTang Haojin  UARTLiteForDTS: Boolean = true, // should be false in SimMMIO
78c679fdb3Srvcoresjw  extIntrs: Int = 64,
79a1ea7f76SJiawei Lin  L3NBanks: Int = 4,
804f94c0c6SJiawei Lin  L3CacheParamsOpt: Option[HCCacheParameters] = Some(HCCacheParameters(
81d2b20d1aSTang Haojin    name = "L3",
82a1ea7f76SJiawei Lin    level = 3,
83a1ea7f76SJiawei Lin    ways = 8,
84a1ea7f76SJiawei Lin    sets = 2048 // 1MB per bank
85a5b77de4STang Haojin  )),
86a57c9536STang Haojin  OpenLLCParamsOpt: Option[OpenLLCParam] = None,
874b40434cSzhanglinjuan  XSTopPrefix: Option[String] = None,
888537b88aSTang Haojin  NodeIDWidthList: Map[String, Int] = Map(
898537b88aSTang Haojin    "B" -> 7,
90aad61829SMa-YX    "C" -> 9,
918537b88aSTang Haojin    "E.b" -> 11
928537b88aSTang Haojin  ),
93007f6122SXuan Hu  NumHart: Int = 64,
94007f6122SXuan Hu  NumIRFiles: Int = 7,
95007f6122SXuan Hu  NumIRSrc: Int = 256,
96720dd621STang Haojin  UseXSNoCTop: Boolean = false,
97c33deca9Sklin02  UseXSNoCDiffTop: Boolean = false,
98007f6122SXuan Hu  IMSICUseTL: Boolean = false,
9906076152Syulightenyu  EnableCHIAsyncBridge: Option[AsyncQueueParams] = Some(AsyncQueueParams(depth = 16, sync = 3, safe = false)),
1007ff4ebdcSTang Haojin  EnableClintAsyncBridge: Option[AsyncQueueParams] = Some(AsyncQueueParams(depth = 1, sync = 3, safe = false))
1012225d46eSJiawei Lin){
102a57c9536STang Haojin  require(
103a57c9536STang Haojin    L3CacheParamsOpt.isDefined ^ OpenLLCParamsOpt.isDefined || L3CacheParamsOpt.isEmpty && OpenLLCParamsOpt.isEmpty,
104a57c9536STang Haojin    "Atmost one of L3CacheParamsOpt and OpenLLCParamsOpt should be defined"
105a57c9536STang Haojin  )
1062225d46eSJiawei Lin  // L3 configurations
1072225d46eSJiawei Lin  val L3InnerBusWidth = 256
1082225d46eSJiawei Lin  val L3BlockSize = 64
1092225d46eSJiawei Lin  // on chip network configurations
1102225d46eSJiawei Lin  val L3OuterBusWidth = 256
111bbe4506dSTang Haojin  val UARTLiteRange = AddressSet(0x40600000, if (UARTLiteForDTS) 0x3f else 0xf)
1122225d46eSJiawei Lin}
1132225d46eSJiawei Lin
1142225d46eSJiawei Lintrait HasSoCParameter {
1152225d46eSJiawei Lin  implicit val p: Parameters
1162225d46eSJiawei Lin
1172225d46eSJiawei Lin  val soc = p(SoCParamsKey)
118*8882eb68SXin Tian  val cvm = p(CVMParamskey)
1192225d46eSJiawei Lin  val debugOpts = p(DebugOptionsKey)
12034ab1ae9SJiawei Lin  val tiles = p(XSTileKey)
12178a8cd25Szhanglinjuan  val enableCHI = p(EnableCHI)
1228537b88aSTang Haojin  val issue = p(CHIIssue)
12334ab1ae9SJiawei Lin
12434ab1ae9SJiawei Lin  val NumCores = tiles.size
125a428082bSLinJiawei  val EnableILA = soc.EnableILA
1262225d46eSJiawei Lin
127725e8ddcSchengguanghui  // Parameters for trace extension
128725e8ddcSchengguanghui  val TraceTraceGroupNum          = tiles.head.traceParams.TraceGroupNum
129725e8ddcSchengguanghui  val TraceCauseWidth             = tiles.head.XLEN
130551cc696Schengguanghui  val TraceTvalWidth              = tiles.head.traceParams.IaddrWidth
131725e8ddcSchengguanghui  val TracePrivWidth              = tiles.head.traceParams.PrivWidth
132551cc696Schengguanghui  val TraceIaddrWidth             = tiles.head.traceParams.IaddrWidth
133725e8ddcSchengguanghui  val TraceItypeWidth             = tiles.head.traceParams.ItypeWidth
134725e8ddcSchengguanghui  val TraceIretireWidthCompressed = log2Up(tiles.head.RenameWidth * tiles.head.CommitWidth * 2)
135725e8ddcSchengguanghui  val TraceIlastsizeWidth         = tiles.head.traceParams.IlastsizeWidth
136725e8ddcSchengguanghui
1372225d46eSJiawei Lin  // L3 configurations
1382225d46eSJiawei Lin  val L3InnerBusWidth = soc.L3InnerBusWidth
1392225d46eSJiawei Lin  val L3BlockSize = soc.L3BlockSize
1402225d46eSJiawei Lin  val L3NBanks = soc.L3NBanks
1412225d46eSJiawei Lin
1422225d46eSJiawei Lin  // on chip network configurations
1432225d46eSJiawei Lin  val L3OuterBusWidth = soc.L3OuterBusWidth
1442225d46eSJiawei Lin
1452225d46eSJiawei Lin  val NrExtIntr = soc.extIntrs
146007f6122SXuan Hu
147007f6122SXuan Hu  val SetIpNumValidSize = soc.NumHart * soc.NumIRFiles
148007f6122SXuan Hu
149007f6122SXuan Hu  val NumIRSrc = soc.NumIRSrc
150e2725c9eSzhanglinjuan
151e2725c9eSzhanglinjuan  val EnableCHIAsyncBridge = if (enableCHI && soc.EnableCHIAsyncBridge.isDefined)
152e2725c9eSzhanglinjuan    soc.EnableCHIAsyncBridge else None
153e2725c9eSzhanglinjuan  val EnableClintAsyncBridge = soc.EnableClintAsyncBridge
154*8882eb68SXin Tian
155*8882eb68SXin Tian  def HasMEMencryption = cvm.HasMEMencryption
156*8882eb68SXin Tian  require((cvm.HasMEMencryption && (cvm.KeyIDBits > 0)) || (!cvm.HasMEMencryption && (cvm.KeyIDBits == 0)) ,
157*8882eb68SXin Tian  "HasMEMencryption most set with KeyIDBits > 0")
158303b861dSZihao Yu}
159303b861dSZihao Yu
160bbe4506dSTang Haojintrait HasPeripheralRanges {
161bbe4506dSTang Haojin  implicit val p: Parameters
162bbe4506dSTang Haojin
163*8882eb68SXin Tian  private def cvm = p(CVMParamskey)
164bbe4506dSTang Haojin  private def soc = p(SoCParamsKey)
165bbe4506dSTang Haojin  private def dm = p(DebugModuleKey)
166bbe4506dSTang Haojin  private def pmParams = p(PMParameKey)
167bbe4506dSTang Haojin
168bbe4506dSTang Haojin  private def mmpma = pmParams.mmpma
169bbe4506dSTang Haojin
170bbe4506dSTang Haojin  def onChipPeripheralRanges: Map[String, AddressSet] = Map(
171bbe4506dSTang Haojin    "CLINT" -> soc.CLINTRange,
172bbe4506dSTang Haojin    "BEU"   -> soc.BEURange,
173bbe4506dSTang Haojin    "PLIC"  -> soc.PLICRange,
174bbe4506dSTang Haojin    "PLL"   -> soc.PLLRange,
175bbe4506dSTang Haojin    "UART"  -> soc.UARTLiteRange,
176bbe4506dSTang Haojin    "DEBUG" -> dm.get.address,
177bbe4506dSTang Haojin    "MMPMA" -> AddressSet(mmpma.address, mmpma.mask)
178bbe4506dSTang Haojin  ) ++ (
179bbe4506dSTang Haojin    if (soc.L3CacheParamsOpt.map(_.ctrl.isDefined).getOrElse(false))
180bbe4506dSTang Haojin      Map("L3CTL" -> AddressSet(soc.L3CacheParamsOpt.get.ctrl.get.address, 0xffff))
181bbe4506dSTang Haojin    else
182bbe4506dSTang Haojin      Map()
183*8882eb68SXin Tian  ) ++ (
184*8882eb68SXin Tian    if (cvm.HasMEMencryption)
185*8882eb68SXin Tian      Map("MEMENC"  -> cvm.MEMENCRange)
186*8882eb68SXin Tian    else
187*8882eb68SXin Tian      Map()
188bbe4506dSTang Haojin  )
189bbe4506dSTang Haojin
190bbe4506dSTang Haojin  def peripheralRange = onChipPeripheralRanges.values.foldLeft(Seq(AddressSet(0x0, 0x7fffffffL))) { (acc, x) =>
191bbe4506dSTang Haojin    acc.flatMap(_.subtract(x))
192bbe4506dSTang Haojin  }
193bbe4506dSTang Haojin}
194bbe4506dSTang Haojin
1951e3fad10SLinJiaweiclass ILABundle extends Bundle {}
196303b861dSZihao Yu
1973e586e47Slinjiawei
198bbe4506dSTang Haojinabstract class BaseSoC()(implicit p: Parameters) extends LazyModule with HasSoCParameter with HasPeripheralRanges {
19978a8cd25Szhanglinjuan  val bankedNode = Option.when(!enableCHI)(BankBinder(L3NBanks, L3BlockSize))
20078a8cd25Szhanglinjuan  val peripheralXbar = Option.when(!enableCHI)(TLXbar())
2011bf9a05aSzhanglinjuan  val l3_xbar = Option.when(!enableCHI)(TLXbar())
2021bf9a05aSzhanglinjuan  val l3_banked_xbar = Option.when(!enableCHI)(TLXbar())
20378a8cd25Szhanglinjuan
2041bf9a05aSzhanglinjuan  val soc_xbar = Option.when(enableCHI)(AXI4Xbar())
2053e586e47Slinjiawei}
2063e586e47Slinjiawei
20773be64b3SJiawei Lin// We adapt the following three traits from rocket-chip.
20873be64b3SJiawei Lin// Source: rocket-chip/src/main/scala/subsystem/Ports.scala
20973be64b3SJiawei Lintrait HaveSlaveAXI4Port {
21073be64b3SJiawei Lin  this: BaseSoC =>
2119637c0c6SLinJiawei
21273be64b3SJiawei Lin  val idBits = 14
21373be64b3SJiawei Lin
21473be64b3SJiawei Lin  val l3FrontendAXI4Node = AXI4MasterNode(Seq(AXI4MasterPortParameters(
21573be64b3SJiawei Lin    Seq(AXI4MasterParameters(
21673be64b3SJiawei Lin      name = "dma",
21773be64b3SJiawei Lin      id = IdRange(0, 1 << idBits)
21873be64b3SJiawei Lin    ))
21973be64b3SJiawei Lin  )))
2201bf9a05aSzhanglinjuan
2211bf9a05aSzhanglinjuan  if (l3_xbar.isDefined) {
2221bf9a05aSzhanglinjuan    val errorDevice = LazyModule(new TLError(
22373be64b3SJiawei Lin      params = DevNullParams(
22473be64b3SJiawei Lin        address = Seq(AddressSet(0x0, 0x7fffffffL)),
22573be64b3SJiawei Lin        maxAtomic = 8,
22673be64b3SJiawei Lin        maxTransfer = 64),
22773be64b3SJiawei Lin      beatBytes = L3InnerBusWidth / 8
22873be64b3SJiawei Lin    ))
2291bf9a05aSzhanglinjuan    errorDevice.node :=
2301bf9a05aSzhanglinjuan      l3_xbar.get :=
23173be64b3SJiawei Lin      TLFIFOFixer() :=
23208bf93ffSrvcoresjw      TLWidthWidget(32) :=
23373be64b3SJiawei Lin      AXI4ToTL() :=
23473be64b3SJiawei Lin      AXI4UserYanker(Some(1)) :=
23573be64b3SJiawei Lin      AXI4Fragmenter() :=
236be340b14SJiawei Lin      AXI4Buffer() :=
237be340b14SJiawei Lin      AXI4Buffer() :=
23873be64b3SJiawei Lin      AXI4IdIndexer(1) :=
23973be64b3SJiawei Lin      l3FrontendAXI4Node
2401bf9a05aSzhanglinjuan  }
24173be64b3SJiawei Lin
24273be64b3SJiawei Lin  val dma = InModuleBody {
24373be64b3SJiawei Lin    l3FrontendAXI4Node.makeIOs()
24473be64b3SJiawei Lin  }
24573be64b3SJiawei Lin}
24673be64b3SJiawei Lin
24773be64b3SJiawei Lintrait HaveAXI4MemPort {
24873be64b3SJiawei Lin  this: BaseSoC =>
24973be64b3SJiawei Lin  val device = new MemoryDevice
2503ea4388cSHaoyuan Feng  // 48-bit physical address
2513ea4388cSHaoyuan Feng  val memRange = AddressSet(0x00000000L, 0xffffffffffffL).subtract(AddressSet(0x0L, 0x7fffffffL))
25273be64b3SJiawei Lin  val memAXI4SlaveNode = AXI4SlaveNode(Seq(
25373be64b3SJiawei Lin    AXI4SlavePortParameters(
25473be64b3SJiawei Lin      slaves = Seq(
25573be64b3SJiawei Lin        AXI4SlaveParameters(
25673be64b3SJiawei Lin          address = memRange,
25773be64b3SJiawei Lin          regionType = RegionType.UNCACHED,
25873be64b3SJiawei Lin          executable = true,
25973be64b3SJiawei Lin          supportsRead = TransferSizes(1, L3BlockSize),
26073be64b3SJiawei Lin          supportsWrite = TransferSizes(1, L3BlockSize),
26173be64b3SJiawei Lin          interleavedId = Some(0),
26273be64b3SJiawei Lin          resources = device.reg("mem")
2630584d3a8SLinJiawei        )
26473be64b3SJiawei Lin      ),
2656695f071SYinan Xu      beatBytes = L3OuterBusWidth / 8,
2666695f071SYinan Xu      requestKeys = if (debugOpts.FPGAPlatform) Seq() else Seq(ReqSourceKey),
26773be64b3SJiawei Lin    )
26873be64b3SJiawei Lin  ))
26973be64b3SJiawei Lin
27073be64b3SJiawei Lin  val mem_xbar = TLXbar()
27178a8cd25Szhanglinjuan  val l3_mem_pmu = BusPerfMonitor(name = "L3_Mem", enable = !debugOpts.FPGAPlatform && !enableCHI, stat_latency = true)
27278a8cd25Szhanglinjuan  val axi4mem_node = AXI4IdentityNode()
27378a8cd25Szhanglinjuan
27478a8cd25Szhanglinjuan  if (enableCHI) {
27578a8cd25Szhanglinjuan    axi4mem_node :=
2761bf9a05aSzhanglinjuan      soc_xbar.get
27778a8cd25Szhanglinjuan  } else {
27829230e82SJiawei Lin    mem_xbar :=*
279d2b20d1aSTang Haojin      TLBuffer.chainNode(2) :=
280d2b20d1aSTang Haojin      TLCacheCork() :=
281d2b20d1aSTang Haojin      l3_mem_pmu :=
282d2b20d1aSTang Haojin      TLClientsMerger() :=
28329230e82SJiawei Lin      TLXbar() :=*
28478a8cd25Szhanglinjuan      bankedNode.get
28529230e82SJiawei Lin
28629230e82SJiawei Lin    mem_xbar :=
28729230e82SJiawei Lin      TLWidthWidget(8) :=
288b7291c09SJiawei Lin      TLBuffer.chainNode(3, name = Some("PeripheralXbar_to_MemXbar_buffer")) :=
28978a8cd25Szhanglinjuan      peripheralXbar.get
29078a8cd25Szhanglinjuan
29178a8cd25Szhanglinjuan    axi4mem_node :=
29278a8cd25Szhanglinjuan      TLToAXI4() :=
29378a8cd25Szhanglinjuan      TLSourceShrinker(64) :=
29478a8cd25Szhanglinjuan      TLWidthWidget(L3OuterBusWidth / 8) :=
29578a8cd25Szhanglinjuan      TLBuffer.chainNode(2) :=
29678a8cd25Szhanglinjuan      mem_xbar
29778a8cd25Szhanglinjuan  }
298*8882eb68SXin Tian  val axi4memencrpty = Option.when(HasMEMencryption)(LazyModule(new AXI4MemEncrypt(cvm.MEMENCRange)))
299*8882eb68SXin Tian  if (HasMEMencryption) {
300*8882eb68SXin Tian    memAXI4SlaveNode :=
301*8882eb68SXin Tian      AXI4Buffer() :=
302*8882eb68SXin Tian      AXI4Buffer() :=
303*8882eb68SXin Tian      AXI4Buffer() :=
304*8882eb68SXin Tian      AXI4IdIndexer(idBits = 14) :=
305*8882eb68SXin Tian      AXI4UserYanker() :=
306*8882eb68SXin Tian      axi4memencrpty.get.node
30729230e82SJiawei Lin
308*8882eb68SXin Tian    axi4memencrpty.get.node :=
309*8882eb68SXin Tian      AXI4Deinterleaver(L3BlockSize) :=
310*8882eb68SXin Tian      axi4mem_node
311*8882eb68SXin Tian  } else {
31229230e82SJiawei Lin    memAXI4SlaveNode :=
313be340b14SJiawei Lin      AXI4Buffer() :=
314acc88887SJiawei Lin      AXI4Buffer() :=
315acc88887SJiawei Lin      AXI4Buffer() :=
31608bf93ffSrvcoresjw      AXI4IdIndexer(idBits = 14) :=
31773be64b3SJiawei Lin      AXI4UserYanker() :=
31873be64b3SJiawei Lin      AXI4Deinterleaver(L3BlockSize) :=
31978a8cd25Szhanglinjuan      axi4mem_node
320*8882eb68SXin Tian  }
321*8882eb68SXin Tian
32273be64b3SJiawei Lin
32373be64b3SJiawei Lin  val memory = InModuleBody {
32473be64b3SJiawei Lin    memAXI4SlaveNode.makeIOs()
32573be64b3SJiawei Lin  }
32673be64b3SJiawei Lin}
32773be64b3SJiawei Lin
32873be64b3SJiawei Lintrait HaveAXI4PeripheralPort { this: BaseSoC =>
32973be64b3SJiawei Lin  val uartDevice = new SimpleDevice("serial", Seq("xilinx,uartlite"))
33073be64b3SJiawei Lin  val uartParams = AXI4SlaveParameters(
331bbe4506dSTang Haojin    address = Seq(soc.UARTLiteRange),
33273be64b3SJiawei Lin    regionType = RegionType.UNCACHED,
33378a8cd25Szhanglinjuan    supportsRead = TransferSizes(1, 32),
33478a8cd25Szhanglinjuan    supportsWrite = TransferSizes(1, 32),
33573be64b3SJiawei Lin    resources = uartDevice.reg
33673be64b3SJiawei Lin  )
33773be64b3SJiawei Lin  val peripheralNode = AXI4SlaveNode(Seq(AXI4SlavePortParameters(
33873be64b3SJiawei Lin    Seq(AXI4SlaveParameters(
33973be64b3SJiawei Lin      address = peripheralRange,
34073be64b3SJiawei Lin      regionType = RegionType.UNCACHED,
34178a8cd25Szhanglinjuan      supportsRead = TransferSizes(1, 32),
34278a8cd25Szhanglinjuan      supportsWrite = TransferSizes(1, 32),
34373be64b3SJiawei Lin      interleavedId = Some(0)
34473be64b3SJiawei Lin    ), uartParams),
34573be64b3SJiawei Lin    beatBytes = 8
34673be64b3SJiawei Lin  )))
34778a8cd25Szhanglinjuan
34878a8cd25Szhanglinjuan  val axi4peripheral_node = AXI4IdentityNode()
3491bf9a05aSzhanglinjuan  val error_xbar = Option.when(enableCHI)(TLXbar())
35073be64b3SJiawei Lin
35173be64b3SJiawei Lin  peripheralNode :=
3529eca914aSYuan Yuchong    AXI4UserYanker() :=
3539eca914aSYuan Yuchong    AXI4IdIndexer(idBits = 2) :=
35459239bc9SJiawei Lin    AXI4Buffer() :=
35559239bc9SJiawei Lin    AXI4Buffer() :=
356be340b14SJiawei Lin    AXI4Buffer() :=
357be340b14SJiawei Lin    AXI4Buffer() :=
35873be64b3SJiawei Lin    AXI4UserYanker() :=
35978a8cd25Szhanglinjuan    // AXI4Deinterleaver(8) :=
36078a8cd25Szhanglinjuan    axi4peripheral_node
36178a8cd25Szhanglinjuan
36278a8cd25Szhanglinjuan  if (enableCHI) {
3631bf9a05aSzhanglinjuan    val error = LazyModule(new TLError(
3641bf9a05aSzhanglinjuan      params = DevNullParams(
3653ea4388cSHaoyuan Feng        address = Seq(AddressSet(0x1000000000000L, 0xffffffffffffL)),
3661bf9a05aSzhanglinjuan        maxAtomic = 8,
3671bf9a05aSzhanglinjuan        maxTransfer = 64),
3681bf9a05aSzhanglinjuan      beatBytes = 8
3691bf9a05aSzhanglinjuan    ))
3701bf9a05aSzhanglinjuan    error.node := error_xbar.get
37178a8cd25Szhanglinjuan    axi4peripheral_node :=
37278a8cd25Szhanglinjuan      AXI4Deinterleaver(8) :=
37378a8cd25Szhanglinjuan      TLToAXI4() :=
3741bf9a05aSzhanglinjuan      error_xbar.get :=
37596d2b585Szhanglinjuan      TLBuffer.chainNode(2, Some("llc_to_peripheral_buffer")) :=
37678a8cd25Szhanglinjuan      TLFIFOFixer() :=
37778a8cd25Szhanglinjuan      TLWidthWidget(L3OuterBusWidth / 8) :=
37878a8cd25Szhanglinjuan      AXI4ToTL() :=
37978a8cd25Szhanglinjuan      AXI4UserYanker() :=
3801bf9a05aSzhanglinjuan      soc_xbar.get
38178a8cd25Szhanglinjuan  } else {
38278a8cd25Szhanglinjuan    axi4peripheral_node :=
38373be64b3SJiawei Lin      AXI4Deinterleaver(8) :=
38473be64b3SJiawei Lin      TLToAXI4() :=
385acc88887SJiawei Lin      TLBuffer.chainNode(3) :=
38678a8cd25Szhanglinjuan      peripheralXbar.get
38778a8cd25Szhanglinjuan  }
38873be64b3SJiawei Lin
38973be64b3SJiawei Lin  val peripheral = InModuleBody {
39073be64b3SJiawei Lin    peripheralNode.makeIOs()
39173be64b3SJiawei Lin  }
39273be64b3SJiawei Lin
39373be64b3SJiawei Lin}
39473be64b3SJiawei Lin
3954b40434cSzhanglinjuanclass MemMisc()(implicit p: Parameters) extends BaseSoC
39673be64b3SJiawei Lin  with HaveAXI4MemPort
39798c71602SJiawei Lin  with PMAConst
39878a8cd25Szhanglinjuan  with HaveAXI4PeripheralPort
39973be64b3SJiawei Lin{
4004b40434cSzhanglinjuan
40178a8cd25Szhanglinjuan  val peripheral_ports = Option.when(!enableCHI)(Array.fill(NumCores) { TLTempNode() })
40278a8cd25Szhanglinjuan  val core_to_l3_ports = Option.when(!enableCHI)(Array.fill(NumCores) { TLTempNode() })
40373be64b3SJiawei Lin
40473be64b3SJiawei Lin  val l3_in = TLTempNode()
40573be64b3SJiawei Lin  val l3_out = TLTempNode()
40673be64b3SJiawei Lin
4071bf9a05aSzhanglinjuan  val device_xbar = Option.when(enableCHI)(TLXbar())
4081bf9a05aSzhanglinjuan  device_xbar.foreach(_ := error_xbar.get)
40978a8cd25Szhanglinjuan
4101bf9a05aSzhanglinjuan  if (l3_banked_xbar.isDefined) {
4111bf9a05aSzhanglinjuan    l3_in :*= TLEdgeBuffer(_ => true, Some("L3_in_buffer")) :*= l3_banked_xbar.get
4121bf9a05aSzhanglinjuan    l3_banked_xbar.get := TLBuffer.chainNode(2) := l3_xbar.get
4131bf9a05aSzhanglinjuan  }
41478a8cd25Szhanglinjuan  bankedNode match {
41578a8cd25Szhanglinjuan    case Some(bankBinder) =>
41678a8cd25Szhanglinjuan      bankBinder :*= TLLogger("MEM_L3", !debugOpts.FPGAPlatform && debugOpts.AlwaysBasicDB) :*= l3_out
41778a8cd25Szhanglinjuan    case None =>
41878a8cd25Szhanglinjuan  }
41973be64b3SJiawei Lin
42073be64b3SJiawei Lin  if(soc.L3CacheParamsOpt.isEmpty){
42173be64b3SJiawei Lin    l3_out :*= l3_in
42273be64b3SJiawei Lin  }
42373be64b3SJiawei Lin
42478a8cd25Szhanglinjuan  if (!enableCHI) {
42578a8cd25Szhanglinjuan    for (port <- peripheral_ports.get) {
42678a8cd25Szhanglinjuan      peripheralXbar.get := TLBuffer.chainNode(2, Some("L2_to_L3_peripheral_buffer")) := port
42778a8cd25Szhanglinjuan    }
42873be64b3SJiawei Lin  }
42973be64b3SJiawei Lin
4304b40434cSzhanglinjuan  core_to_l3_ports.foreach { case _ =>
4314b40434cSzhanglinjuan    for ((core_out, i) <- core_to_l3_ports.get.zipWithIndex){
4321bf9a05aSzhanglinjuan      l3_banked_xbar.get :=*
43362129679Swakafa        TLLogger(s"L3_L2_$i", !debugOpts.FPGAPlatform && debugOpts.AlwaysBasicDB) :=*
43459239bc9SJiawei Lin        TLBuffer() :=
43559239bc9SJiawei Lin        core_out
43673be64b3SJiawei Lin    }
4374b40434cSzhanglinjuan  }
43878a8cd25Szhanglinjuan
439bbe4506dSTang Haojin  val clint = LazyModule(new CLINT(CLINTParams(soc.CLINTRange.base), 8))
4401bf9a05aSzhanglinjuan  if (enableCHI) { clint.node := device_xbar.get }
44178a8cd25Szhanglinjuan  else { clint.node := peripheralXbar.get }
44273be64b3SJiawei Lin
44373be64b3SJiawei Lin  class IntSourceNodeToModule(val num: Int)(implicit p: Parameters) extends LazyModule {
44473be64b3SJiawei Lin    val sourceNode = IntSourceNode(IntSourcePortSimple(num, ports = 1, sources = 1))
445935edac4STang Haojin    class IntSourceNodeToModuleImp(wrapper: LazyModule) extends LazyModuleImp(wrapper) {
44673be64b3SJiawei Lin      val in = IO(Input(Vec(num, Bool())))
44773be64b3SJiawei Lin      in.zip(sourceNode.out.head._1).foreach{ case (i, s) => s := i }
44873be64b3SJiawei Lin    }
449935edac4STang Haojin    lazy val module = new IntSourceNodeToModuleImp(this)
45073be64b3SJiawei Lin  }
45173be64b3SJiawei Lin
452bbe4506dSTang Haojin  val plic = LazyModule(new TLPLIC(PLICParams(soc.PLICRange.base), 8))
45373be64b3SJiawei Lin  val plicSource = LazyModule(new IntSourceNodeToModule(NrExtIntr))
45473be64b3SJiawei Lin
45573be64b3SJiawei Lin  plic.intnode := plicSource.sourceNode
4561bf9a05aSzhanglinjuan  if (enableCHI) { plic.node := device_xbar.get }
45778a8cd25Szhanglinjuan  else { plic.node := peripheralXbar.get }
45873be64b3SJiawei Lin
45934ab1ae9SJiawei Lin  val pll_node = TLRegisterNode(
460bbe4506dSTang Haojin    address = Seq(soc.PLLRange),
46134ab1ae9SJiawei Lin    device = new SimpleDevice("pll_ctrl", Seq()),
46234ab1ae9SJiawei Lin    beatBytes = 8,
46334ab1ae9SJiawei Lin    concurrency = 1
46434ab1ae9SJiawei Lin  )
4651bf9a05aSzhanglinjuan  if (enableCHI) { pll_node := device_xbar.get }
46678a8cd25Szhanglinjuan  else { pll_node := peripheralXbar.get }
46734ab1ae9SJiawei Lin
46873be64b3SJiawei Lin  val debugModule = LazyModule(new DebugModule(NumCores)(p))
46978a8cd25Szhanglinjuan  if (enableCHI) {
4701bf9a05aSzhanglinjuan    debugModule.debug.node := device_xbar.get
47178a8cd25Szhanglinjuan    // TODO: l3_xbar
47278a8cd25Szhanglinjuan    debugModule.debug.dmInner.dmInner.sb2tlOpt.foreach { sb2tl =>
4731bf9a05aSzhanglinjuan      error_xbar.get := sb2tl.node
47478a8cd25Szhanglinjuan    }
47578a8cd25Szhanglinjuan  } else {
47678a8cd25Szhanglinjuan    debugModule.debug.node := peripheralXbar.get
47773be64b3SJiawei Lin    debugModule.debug.dmInner.dmInner.sb2tlOpt.foreach { sb2tl  =>
47876ed5703Schengguanghui      l3_xbar.get := TLBuffer() := TLWidthWidget(1) := sb2tl.node
47973be64b3SJiawei Lin    }
48078a8cd25Szhanglinjuan  }
48173be64b3SJiawei Lin
48298c71602SJiawei Lin  val pma = LazyModule(new TLPMA)
48378a8cd25Szhanglinjuan  if (enableCHI) {
4841bf9a05aSzhanglinjuan    pma.node := TLBuffer.chainNode(4) := device_xbar.get
485*8882eb68SXin Tian    if (HasMEMencryption) {
486*8882eb68SXin Tian      axi4memencrpty.get.ctrl_node := TLToAPB() := device_xbar.get
487*8882eb68SXin Tian    }
48878a8cd25Szhanglinjuan  } else {
48978a8cd25Szhanglinjuan    pma.node := TLBuffer.chainNode(4) := peripheralXbar.get
490*8882eb68SXin Tian    if (HasMEMencryption) {
491*8882eb68SXin Tian      axi4memencrpty.get.ctrl_node := TLToAPB() := peripheralXbar.get
492*8882eb68SXin Tian    }
49378a8cd25Szhanglinjuan  }
49498c71602SJiawei Lin
495935edac4STang Haojin  class SoCMiscImp(wrapper: LazyModule) extends LazyModuleImp(wrapper) {
49673be64b3SJiawei Lin
497935edac4STang Haojin    val debug_module_io = IO(new debugModule.DebugModuleIO)
49873be64b3SJiawei Lin    val ext_intrs = IO(Input(UInt(NrExtIntr.W)))
4999e56439dSHazard    val rtc_clock = IO(Input(Bool()))
50034ab1ae9SJiawei Lin    val pll0_lock = IO(Input(Bool()))
50134ab1ae9SJiawei Lin    val pll0_ctrl = IO(Output(Vec(6, UInt(32.W))))
50298c71602SJiawei Lin    val cacheable_check = IO(new TLPMAIO)
5033bf5eac7SXuan Hu    val clintTime = IO(Output(ValidIO(UInt(64.W))))
50473be64b3SJiawei Lin
50573be64b3SJiawei Lin    debugModule.module.io <> debug_module_io
5069b4044e7SYinan Xu
5079b4044e7SYinan Xu    // sync external interrupts
5089b4044e7SYinan Xu    require(plicSource.module.in.length == ext_intrs.getWidth)
5099b4044e7SYinan Xu    for ((plic_in, interrupt) <- plicSource.module.in.zip(ext_intrs.asBools)) {
5109b4044e7SYinan Xu      val ext_intr_sync = RegInit(0.U(3.W))
5119b4044e7SYinan Xu      ext_intr_sync := Cat(ext_intr_sync(1, 0), interrupt)
512e5c40982SYinan Xu      plic_in := ext_intr_sync(2)
5139b4044e7SYinan Xu    }
5149e56439dSHazard
51598c71602SJiawei Lin    pma.module.io <> cacheable_check
51673be64b3SJiawei Lin
517*8882eb68SXin Tian    if (HasMEMencryption) {
518*8882eb68SXin Tian      val cnt = Counter(true.B, 8)._1
519*8882eb68SXin Tian      axi4memencrpty.get.module.io.random_val := axi4memencrpty.get.module.io.random_req && cnt(2).asBool
520*8882eb68SXin Tian      axi4memencrpty.get.module.io.random_data := cnt(0).asBool
521*8882eb68SXin Tian    }
52288ca983fSYinan Xu    // positive edge sampling of the lower-speed rtc_clock
52388ca983fSYinan Xu    val rtcTick = RegInit(0.U(3.W))
52488ca983fSYinan Xu    rtcTick := Cat(rtcTick(1, 0), rtc_clock)
52588ca983fSYinan Xu    clint.module.io.rtcTick := rtcTick(1) && !rtcTick(2)
52688ca983fSYinan Xu
52734ab1ae9SJiawei Lin    val pll_ctrl_regs = Seq.fill(6){ RegInit(0.U(32.W)) }
52834ab1ae9SJiawei Lin    val pll_lock = RegNext(next = pll0_lock, init = false.B)
52934ab1ae9SJiawei Lin
5303bf5eac7SXuan Hu    clintTime := clint.module.io.time
5313bf5eac7SXuan Hu
53234ab1ae9SJiawei Lin    pll0_ctrl <> VecInit(pll_ctrl_regs)
53334ab1ae9SJiawei Lin
53434ab1ae9SJiawei Lin    pll_node.regmap(
53534ab1ae9SJiawei Lin      0x000 -> RegFieldGroup(
53634ab1ae9SJiawei Lin        "Pll", Some("PLL ctrl regs"),
53734ab1ae9SJiawei Lin        pll_ctrl_regs.zipWithIndex.map{
53834ab1ae9SJiawei Lin          case (r, i) => RegField(32, r, RegFieldDesc(
53934ab1ae9SJiawei Lin            s"PLL_ctrl_$i",
54034ab1ae9SJiawei Lin            desc = s"PLL ctrl register #$i"
54134ab1ae9SJiawei Lin          ))
54234ab1ae9SJiawei Lin        } :+ RegField.r(32, Cat(0.U(31.W), pll_lock), RegFieldDesc(
54334ab1ae9SJiawei Lin          "PLL_lock",
54434ab1ae9SJiawei Lin          "PLL lock register"
54534ab1ae9SJiawei Lin        ))
54634ab1ae9SJiawei Lin      )
54734ab1ae9SJiawei Lin    )
54873be64b3SJiawei Lin  }
549935edac4STang Haojin
550935edac4STang Haojin  lazy val module = new SoCMiscImp(this)
5510584d3a8SLinJiawei}
55278a8cd25Szhanglinjuan
5534b40434cSzhanglinjuanclass SoCMisc()(implicit p: Parameters) extends MemMisc
5544b40434cSzhanglinjuan  with HaveSlaveAXI4Port
5554b40434cSzhanglinjuan
556