1006e1884SZihao Yupackage system 2006e1884SZihao Yu 33e586e47Slinjiaweiimport chipsalliance.rocketchip.config.Parameters 43e586e47Slinjiaweiimport device.{AXI4Timer, TLTimer} 5006e1884SZihao Yuimport chisel3._ 6096ea47eSzhanglinjuanimport chisel3.util._ 73e586e47Slinjiaweiimport freechips.rocketchip.diplomacy.{AddressSet, LazyModule, LazyModuleImp} 81865a66fSlinjiaweiimport freechips.rocketchip.tilelink.{TLBuffer, TLFuzzer, TLIdentityNode, TLXbar} 91865a66fSlinjiaweiimport utils.DebugIdentityNode 107d5ddbe6SLinJiaweiimport xiangshan.{HasXSParameter, XSCore} 116e91cacaSYinan Xuimport sifive.blocks.inclusivecache.{CacheParameters, InclusiveCache, InclusiveCacheMicroParameters} 126e91cacaSYinan Xuimport freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp, AddressSet} 136e91cacaSYinan Xuimport freechips.rocketchip.tilelink.{TLBundleParameters, TLCacheCork, TLBuffer, TLClientNode, TLIdentityNode, TLXbar, TLWidthWidget, TLFilter, TLToAXI4} 146e91cacaSYinan Xuimport freechips.rocketchip.devices.tilelink.{TLError, DevNullParams} 156e91cacaSYinan Xuimport freechips.rocketchip.amba.axi4.{AXI4ToTL, AXI4IdentityNode, AXI4UserYanker, AXI4Fragmenter, AXI4IdIndexer, AXI4Deinterleaver} 16a428082bSLinJiawei 17a428082bSLinJiaweicase class SoCParameters 18a428082bSLinJiawei( 19a428082bSLinJiawei EnableILA: Boolean = false, 20a428082bSLinJiawei HasL2Cache: Boolean = false, 21a428082bSLinJiawei HasPrefetch: Boolean = false 22a428082bSLinJiawei) 23006e1884SZihao Yu 247d5ddbe6SLinJiaweitrait HasSoCParameter extends HasXSParameter{ 253e586e47Slinjiawei val soc = top.Parameters.get.socParameters 26a428082bSLinJiawei val EnableILA = soc.EnableILA 27a428082bSLinJiawei val HasL2cache = soc.HasL2Cache 28a428082bSLinJiawei val HasPrefetch = soc.HasPrefetch 29303b861dSZihao Yu} 30303b861dSZihao Yu 311e3fad10SLinJiaweiclass ILABundle extends Bundle {} 32303b861dSZihao Yu 333e586e47Slinjiawei 343e586e47Slinjiaweiclass DummyCore()(implicit p: Parameters) extends LazyModule { 353e586e47Slinjiawei val mem = TLFuzzer(nOperations = 10) 363e586e47Slinjiawei val mmio = TLFuzzer(nOperations = 10) 373e586e47Slinjiawei 383e586e47Slinjiawei lazy val module = new LazyModuleImp(this){ 393e586e47Slinjiawei 403e586e47Slinjiawei } 413e586e47Slinjiawei} 423e586e47Slinjiawei 433e586e47Slinjiawei 443e586e47Slinjiaweiclass XSSoc()(implicit p: Parameters) extends LazyModule with HasSoCParameter { 45*8825f7bfSYinan Xu val numCores = 1 463e586e47Slinjiawei 47*8825f7bfSYinan Xu private val cores = Seq.fill(numCores)(LazyModule(new XSCore())) 483e586e47Slinjiawei 493e586e47Slinjiawei // only mem and extDev visible externally 50*8825f7bfSYinan Xu val dma = AXI4IdentityNode() 513e586e47Slinjiawei val extDev = TLIdentityNode() 523e586e47Slinjiawei 536e91cacaSYinan Xu // L2 to L3 network 546e91cacaSYinan Xu // ------------------------------------------------- 556e91cacaSYinan Xu private val l3_xbar = TLXbar() 566e91cacaSYinan Xu 576e91cacaSYinan Xu private val l3_banks = (0 until L3NBanks) map (i => 586e91cacaSYinan Xu LazyModule(new InclusiveCache( 596e91cacaSYinan Xu CacheParameters( 606e91cacaSYinan Xu level = 3, 616e91cacaSYinan Xu ways = L3NWays, 626e91cacaSYinan Xu sets = L3NSets, 636e91cacaSYinan Xu blockBytes = L3BlockSize, 646e91cacaSYinan Xu beatBytes = L2BusWidth / 8, 656e91cacaSYinan Xu cacheName = s"L3_$i" 666e91cacaSYinan Xu ), 676e91cacaSYinan Xu InclusiveCacheMicroParameters( 686e91cacaSYinan Xu writeBytes = 8 696e91cacaSYinan Xu ) 706e91cacaSYinan Xu ))) 716e91cacaSYinan Xu 72*8825f7bfSYinan Xu cores.foreach(core => l3_xbar := TLBuffer() := DebugIdentityNode() := core.mem) 736e91cacaSYinan Xu 746e91cacaSYinan Xu // DMA should not go to MMIO 756e91cacaSYinan Xu val mmioRange = AddressSet(base = 0x0000000000L, mask = 0x007fffffffL) 766e91cacaSYinan Xu // AXI4ToTL needs a TLError device to route error requests, 776e91cacaSYinan Xu // add one here to make it happy. 786e91cacaSYinan Xu val tlErrorParams = DevNullParams( 796e91cacaSYinan Xu address = Seq(mmioRange), 806e91cacaSYinan Xu maxAtomic = 8, 816e91cacaSYinan Xu maxTransfer = 64) 826e91cacaSYinan Xu val tlError = LazyModule(new TLError(params = tlErrorParams, beatBytes = L2BusWidth / 8)) 836e91cacaSYinan Xu private val tlError_xbar = TLXbar() 846e91cacaSYinan Xu tlError_xbar := 856e91cacaSYinan Xu AXI4ToTL() := 866e91cacaSYinan Xu AXI4UserYanker(Some(1)) := 876e91cacaSYinan Xu AXI4Fragmenter() := 886e91cacaSYinan Xu AXI4IdIndexer(1) := 896e91cacaSYinan Xu dma 906e91cacaSYinan Xu tlError.node := tlError_xbar 916e91cacaSYinan Xu 926e91cacaSYinan Xu l3_xbar := 936e91cacaSYinan Xu TLBuffer() := 946e91cacaSYinan Xu DebugIdentityNode() := 956e91cacaSYinan Xu tlError_xbar 966e91cacaSYinan Xu 976e91cacaSYinan Xu def bankFilter(bank: Int) = AddressSet( 986e91cacaSYinan Xu base = bank * L3BlockSize, 996e91cacaSYinan Xu mask = ~BigInt((L3NBanks -1) * L3BlockSize)) 1006e91cacaSYinan Xu 1016e91cacaSYinan Xu for(i <- 0 until L3NBanks) { 1026e91cacaSYinan Xu val filter = TLFilter(TLFilter.mSelectIntersect(bankFilter(i))) 1036e91cacaSYinan Xu l3_banks(i).node := TLBuffer() := DebugIdentityNode() := filter := l3_xbar 1046e91cacaSYinan Xu } 1056e91cacaSYinan Xu 1066e91cacaSYinan Xu 1076e91cacaSYinan Xu // L3 to memory network 1086e91cacaSYinan Xu // ------------------------------------------------- 1096e91cacaSYinan Xu private val memory_xbar = TLXbar() 1106e91cacaSYinan Xu 1116e91cacaSYinan Xu val mem = Seq.fill(L3NBanks)(AXI4IdentityNode()) 1126e91cacaSYinan Xu for(i <- 0 until L3NBanks) { 1136e91cacaSYinan Xu mem(i) := 1146e91cacaSYinan Xu AXI4UserYanker() := 1156e91cacaSYinan Xu TLToAXI4() := 1166e91cacaSYinan Xu TLWidthWidget(L3BusWidth / 8) := 1176e91cacaSYinan Xu TLCacheCork() := 1186e91cacaSYinan Xu l3_banks(i).node 1196e91cacaSYinan Xu } 1206e91cacaSYinan Xu 1213e586e47Slinjiawei private val mmioXbar = TLXbar() 1223e586e47Slinjiawei private val clint = LazyModule(new TLTimer( 1233e586e47Slinjiawei Seq(AddressSet(0x38000000L, 0x0000ffffL)), 1243e586e47Slinjiawei sim = !env.FPGAPlatform 1253e586e47Slinjiawei )) 1263e586e47Slinjiawei 127*8825f7bfSYinan Xu cores.foreach(core => 1281865a66fSlinjiawei mmioXbar := 1291865a66fSlinjiawei TLBuffer() := 1301865a66fSlinjiawei DebugIdentityNode() := 131*8825f7bfSYinan Xu core.mmio 132*8825f7bfSYinan Xu ) 1331865a66fSlinjiawei 1341865a66fSlinjiawei clint.node := 1351865a66fSlinjiawei mmioXbar 1361865a66fSlinjiawei 1371865a66fSlinjiawei extDev := 1381865a66fSlinjiawei mmioXbar 1393e586e47Slinjiawei 1403e586e47Slinjiawei lazy val module = new LazyModuleImp(this){ 141006e1884SZihao Yu val io = IO(new Bundle{ 142466eb0a8SZihao Yu val meip = Input(Bool()) 143a428082bSLinJiawei val ila = if(env.FPGAPlatform && EnableILA) Some(Output(new ILABundle)) else None 144006e1884SZihao Yu }) 145*8825f7bfSYinan Xu cores.foreach(core => { 146*8825f7bfSYinan Xu core.module.io.externalInterrupt.mtip := clint.module.io.mtip 147*8825f7bfSYinan Xu core.module.io.externalInterrupt.msip := clint.module.io.msip 148*8825f7bfSYinan Xu core.module.io.externalInterrupt.meip := RegNext(RegNext(io.meip)) 149*8825f7bfSYinan Xu }) 150006e1884SZihao Yu } 1513e586e47Slinjiawei 1523e586e47Slinjiawei} 1533e586e47Slinjiawei 1543e586e47Slinjiawei 1553e586e47Slinjiawei//class XSSoc extends Module with HasSoCParameter { 1563e586e47Slinjiawei// val io = IO(new Bundle{ 1573e586e47Slinjiawei// val mem = new TLCached(l1BusParams) 1583e586e47Slinjiawei// val mmio = new TLCached(l1BusParams) 1593e586e47Slinjiawei// val frontend = Flipped(new AXI4) //TODO: do we need it ? 1603e586e47Slinjiawei// val meip = Input(Bool()) 1613e586e47Slinjiawei// val ila = if (env.FPGAPlatform && EnableILA) Some(Output(new ILABundle)) else None 1623e586e47Slinjiawei// }) 1633e586e47Slinjiawei// 1643e586e47Slinjiawei// val xsCore = Module(new XSCore) 1653e586e47Slinjiawei// 1663e586e47Slinjiawei// io.frontend <> DontCare 1673e586e47Slinjiawei// 1683e586e47Slinjiawei// io.mem <> xsCore.io.mem 1693e586e47Slinjiawei// 1703e586e47Slinjiawei// val addrSpace = List( 1713e586e47Slinjiawei// (0x40000000L, 0x40000000L), // external devices 1723e586e47Slinjiawei// (0x38000000L, 0x00010000L) // CLINT 1733e586e47Slinjiawei// ) 1743e586e47Slinjiawei// val mmioXbar = Module(new NaiveTL1toN(addrSpace, xsCore.io.mem.params)) 1753e586e47Slinjiawei// mmioXbar.io.in <> xsCore.io.mmio 1763e586e47Slinjiawei// 1773e586e47Slinjiawei// val extDev = mmioXbar.io.out(0) 1783e586e47Slinjiawei// val clint = Module(new AXI4Timer(sim = !env.FPGAPlatform)) 1793e586e47Slinjiawei// clint.io.in <> AXI4ToAXI4Lite(MMIOTLToAXI4(mmioXbar.io.out(1))) 1803e586e47Slinjiawei// 1813e586e47Slinjiawei// io.mmio <> extDev 1823e586e47Slinjiawei// 1833e586e47Slinjiawei// val mtipSync = clint.io.extra.get.mtip 1843e586e47Slinjiawei// val meipSync = RegNext(RegNext(io.meip)) 1853e586e47Slinjiawei// ExcitingUtils.addSource(mtipSync, "mtip") 1863e586e47Slinjiawei// ExcitingUtils.addSource(meipSync, "meip") 1873e586e47Slinjiawei//} 188