xref: /XiangShan/src/main/scala/system/SoC.scala (revision 8656be216543573dfa8830aeb6491f4f531795f3)
1006e1884SZihao Yupackage system
2006e1884SZihao Yu
3eb8bdfa7SZihao Yuimport noop._
4006e1884SZihao Yuimport bus.axi4.{AXI4, AXI4Lite}
58f36f779SZihao Yuimport bus.simplebus._
6006e1884SZihao Yu
7006e1884SZihao Yuimport chisel3._
8096ea47eSzhanglinjuanimport chisel3.util._
9fe820c3dSZihao Yuimport chisel3.util.experimental.BoringUtils
10006e1884SZihao Yu
112f7e16feSZihao Yutrait HasSoCParameter {
122f7e16feSZihao Yu  val EnableILA = false
13f1ae1cd3SZihao Yu  val HasL2cache = true
142f7e16feSZihao Yu  val HasPrefetch = false
15303b861dSZihao Yu}
16303b861dSZihao Yu
17303b861dSZihao Yuclass ILABundle extends Bundle {
18303b861dSZihao Yu  val WBUpc = UInt(32.W)
19303b861dSZihao Yu  val WBUvalid = UInt(1.W)
20303b861dSZihao Yu  val WBUrfWen = UInt(1.W)
21303b861dSZihao Yu  val WBUrfDest = UInt(5.W)
22303b861dSZihao Yu  val WBUrfData = UInt(64.W)
23303b861dSZihao Yu  val InstrCnt = UInt(64.W)
24303b861dSZihao Yu}
25303b861dSZihao Yu
262f7e16feSZihao Yuclass NOOPSoC(implicit val p: NOOPConfig) extends Module with HasSoCParameter {
27006e1884SZihao Yu  val io = IO(new Bundle{
28cdd59e9fSZihao Yu    val mem = new AXI4
29ad255e6cSZihao Yu    val mmio = (if (p.FPGAPlatform) { new AXI4Lite } else { new SimpleBusUC })
30*8656be21SWang Huizhe    val frontend = Flipped(new AXI4)
31fe820c3dSZihao Yu    val mtip = Input(Bool())
32466eb0a8SZihao Yu    val meip = Input(Bool())
332f7e16feSZihao Yu    val ila = if (p.FPGAPlatform && EnableILA) Some(Output(new ILABundle)) else None
34006e1884SZihao Yu  })
35006e1884SZihao Yu
36006e1884SZihao Yu  val noop = Module(new NOOP)
37635253aaSZihao Yu  val cohMg = Module(new CoherenceManager)
38635253aaSZihao Yu  val xbar = Module(new SimpleBusCrossbarNto1(2))
39635253aaSZihao Yu  cohMg.io.in <> noop.io.imem.mem
40635253aaSZihao Yu  noop.io.dmem.coh <> cohMg.io.out.coh
41635253aaSZihao Yu  xbar.io.in(0) <> cohMg.io.out.mem
42635253aaSZihao Yu  xbar.io.in(1) <> noop.io.dmem.mem
43d2d827d9Szhanglinjuan
44*8656be21SWang Huizhe  val axi2sb = Module(new AXI42SimpleBusConverter())
45*8656be21SWang Huizhe  axi2sb.io.in <> io.frontend
46*8656be21SWang Huizhe  noop.io.frontend <> axi2sb.io.out
47*8656be21SWang Huizhe
48eb8bdfa7SZihao Yu  if (HasL2cache) {
4935377176Szhanglinjuan    val l2cacheOut = Wire(new SimpleBusC)
50614aaf64SZihao Yu    val l2cacheIn = if (HasPrefetch) {
51096ea47eSzhanglinjuan      val prefetcher = Module(new Prefetcher)
52096ea47eSzhanglinjuan      prefetcher.io.in <> noop.io.prefetchReq
53096ea47eSzhanglinjuan      val l2cacheIn = Wire(new SimpleBusUC)
54d2d827d9Szhanglinjuan      val l2cacheInReqArb = Module(new Arbiter(chiselTypeOf(noop.io.prefetchReq.bits), 2))
5535377176Szhanglinjuan      l2cacheInReqArb.io.in(0) <> xbar.io.out.req
56096ea47eSzhanglinjuan      l2cacheInReqArb.io.in(1) <> prefetcher.io.out
57096ea47eSzhanglinjuan      l2cacheIn.req <> l2cacheInReqArb.io.out
5835377176Szhanglinjuan      xbar.io.out.resp <> l2cacheIn.resp
59614aaf64SZihao Yu      l2cacheIn
60614aaf64SZihao Yu    } else xbar.io.out
61*8656be21SWang Huizhe    l2cacheOut <> Cache(in = l2cacheIn, mmio = 0.U.asTypeOf(new SimpleBusUC) :: Nil, flush = "b00".U, enable = true)(
624cd61964SZihao Yu      CacheConfig(name = "l2cache", totalSize = 128, cacheLevel = 2))
6335377176Szhanglinjuan    io.mem <> l2cacheOut.mem.toAXI4()
6435377176Szhanglinjuan    l2cacheOut.coh.resp.ready := true.B
6535377176Szhanglinjuan    l2cacheOut.coh.req.valid := false.B
6635377176Szhanglinjuan    l2cacheOut.coh.req.bits := DontCare
67eb8bdfa7SZihao Yu  } else {
68635253aaSZihao Yu    io.mem <> xbar.io.out.toAXI4()
69eb8bdfa7SZihao Yu  }
70096ea47eSzhanglinjuan
7135377176Szhanglinjuan  if (!HasPrefetch) {
7235377176Szhanglinjuan    noop.io.prefetchReq.ready := true.B
7335377176Szhanglinjuan  }
74096ea47eSzhanglinjuan
75635253aaSZihao Yu  noop.io.imem.coh.resp.ready := true.B
76635253aaSZihao Yu  noop.io.imem.coh.req.valid := false.B
77635253aaSZihao Yu  noop.io.imem.coh.req.bits := DontCare
78096ea47eSzhanglinjuan
79ad255e6cSZihao Yu  if (p.FPGAPlatform) io.mmio <> noop.io.mmio.toAXI4Lite()
80006e1884SZihao Yu  else io.mmio <> noop.io.mmio
81d2d827d9Szhanglinjuan
825d41d760SZihao Yu  val mtipSync = RegNext(RegNext(io.mtip))
83466eb0a8SZihao Yu  val meipSync = RegNext(RegNext(io.meip))
845d41d760SZihao Yu  BoringUtils.addSource(mtipSync, "mtip")
85466eb0a8SZihao Yu  BoringUtils.addSource(meipSync, "meip")
86303b861dSZihao Yu
87303b861dSZihao Yu  // ILA
88303b861dSZihao Yu  if (p.FPGAPlatform) {
89303b861dSZihao Yu    def BoringUtilsConnect(sink: UInt, id: String) {
90303b861dSZihao Yu      val temp = WireInit(0.U(64.W))
91303b861dSZihao Yu      BoringUtils.addSink(temp, id)
92303b861dSZihao Yu      sink := temp
93303b861dSZihao Yu    }
94303b861dSZihao Yu
95303b861dSZihao Yu    val dummy = WireInit(0.U.asTypeOf(new ILABundle))
96303b861dSZihao Yu    val ila = io.ila.getOrElse(dummy)
97303b861dSZihao Yu    BoringUtilsConnect(ila.WBUpc      ,"ilaWBUpc")
98303b861dSZihao Yu    BoringUtilsConnect(ila.WBUvalid   ,"ilaWBUvalid")
99303b861dSZihao Yu    BoringUtilsConnect(ila.WBUrfWen   ,"ilaWBUrfWen")
100303b861dSZihao Yu    BoringUtilsConnect(ila.WBUrfDest  ,"ilaWBUrfDest")
101303b861dSZihao Yu    BoringUtilsConnect(ila.WBUrfData  ,"ilaWBUrfData")
102303b861dSZihao Yu    BoringUtilsConnect(ila.InstrCnt   ,"ilaInstrCnt")
103303b861dSZihao Yu  }
104006e1884SZihao Yu}
105