xref: /XiangShan/src/main/scala/system/SoC.scala (revision 7fbc1cb42a2c96ef89a1dfd0f5f885ccada40c26)
1c6d43980SLemover/***************************************************************************************
2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
4c6d43980SLemover*
5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2.
6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at:
8c6d43980SLemover*          http://license.coscl.org.cn/MulanPSL2
9c6d43980SLemover*
10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13c6d43980SLemover*
14c6d43980SLemover* See the Mulan PSL v2 for more details.
15c6d43980SLemover***************************************************************************************/
16c6d43980SLemover
17006e1884SZihao Yupackage system
18006e1884SZihao Yu
198891a219SYinan Xuimport org.chipsalliance.cde.config.{Field, Parameters}
20006e1884SZihao Yuimport chisel3._
21096ea47eSzhanglinjuanimport chisel3.util._
228882eb68SXin Tianimport device.{DebugModule, TLPMA, TLPMAIO, AXI4MemEncrypt}
236695f071SYinan Xuimport freechips.rocketchip.amba.axi4._
24bbe4506dSTang Haojinimport freechips.rocketchip.devices.debug.DebugModuleKey
256695f071SYinan Xuimport freechips.rocketchip.devices.tilelink._
2673be64b3SJiawei Linimport freechips.rocketchip.diplomacy.{AddressSet, IdRange, InModuleBody, LazyModule, LazyModuleImp, MemoryDevice, RegionType, SimpleDevice, TransferSizes}
2773be64b3SJiawei Linimport freechips.rocketchip.interrupts.{IntSourceNode, IntSourcePortSimple}
286695f071SYinan Xuimport freechips.rocketchip.regmapper.{RegField, RegFieldDesc, RegFieldGroup}
2998c71602SJiawei Linimport freechips.rocketchip.tilelink._
308537b88aSTang Haojinimport freechips.rocketchip.util.AsyncQueueParams
3198c71602SJiawei Linimport huancun._
326695f071SYinan Xuimport top.BusPerfMonitor
336695f071SYinan Xuimport utility.{ReqSourceKey, TLClientsMerger, TLEdgeBuffer, TLLogger}
345bd65c56STang Haojinimport xiangshan.backend.fu.{MemoryRange, PMAConfigEntry, PMAConst}
355bd65c56STang Haojinimport xiangshan.{DebugOptionsKey, PMParameKey, XSTileKey}
365c060727Ssumailyycimport coupledL2.{EnableCHI, L2Param}
378537b88aSTang Haojinimport coupledL2.tl2chi.CHIIssue
385c060727Ssumailyycimport openLLC.OpenLLCParam
39a428082bSLinJiawei
402225d46eSJiawei Lincase object SoCParamsKey extends Field[SoCParameters]
418882eb68SXin Tiancase object CVMParamskey extends Field[CVMParameters]
428882eb68SXin Tian
438882eb68SXin Tiancase class CVMParameters
448882eb68SXin Tian(
458882eb68SXin Tian  MEMENCRange: AddressSet = AddressSet(0x38030000L, 0xfff),
468882eb68SXin Tian  KeyIDBits: Int = 0,
478882eb68SXin Tian  MemencPipes: Int = 4,
488882eb68SXin Tian  HasMEMencryption: Boolean = false,
498882eb68SXin Tian  HasDelayNoencryption: Boolean = false, // Test specific
508882eb68SXin Tian)
512225d46eSJiawei Lin
52a428082bSLinJiaweicase class SoCParameters
53a428082bSLinJiawei(
54a428082bSLinJiawei  EnableILA: Boolean = false,
553ea4388cSHaoyuan Feng  PAddrBits: Int = 48,
565bd65c56STang Haojin  PmemRanges: Seq[MemoryRange] = Seq(MemoryRange(0x80000000L, 0x80000000000L)),
575bd65c56STang Haojin  PMAConfigs: Seq[PMAConfigEntry] = Seq(
585bd65c56STang Haojin    PMAConfigEntry(0x0L, range = 0x1000000000000L, a = 3),
595bd65c56STang Haojin    PMAConfigEntry(0x80000000000L, c = true, atomic = true, a = 1, x = true, w = true, r = true),
605bd65c56STang Haojin    PMAConfigEntry(0x80000000L, a = 1, w = true, r = true),
615bd65c56STang Haojin    PMAConfigEntry(0x3A000000L, a = 1),
624c062654SAnzo    PMAConfigEntry(0x39002000L, a = 1, w = true, r = true),
634c062654SAnzo    PMAConfigEntry(0x39000000L, a = 1, w = true, r = true),
645bd65c56STang Haojin    PMAConfigEntry(0x38022000L, a = 1, w = true, r = true),
655bd65c56STang Haojin    PMAConfigEntry(0x38021000L, a = 1, x = true, w = true, r = true),
665bd65c56STang Haojin    PMAConfigEntry(0x38020000L, a = 1, w = true, r = true),
675bd65c56STang Haojin    PMAConfigEntry(0x30050000L, a = 1, w = true, r = true), // FIXME: GPU space is cacheable?
685bd65c56STang Haojin    PMAConfigEntry(0x30010000L, a = 1, w = true, r = true),
695bd65c56STang Haojin    PMAConfigEntry(0x20000000L, a = 1, x = true, w = true, r = true),
705bd65c56STang Haojin    PMAConfigEntry(0x10000000L, a = 1, w = true, r = true),
715bd65c56STang Haojin    PMAConfigEntry(0)
725bd65c56STang Haojin  ),
73bbe4506dSTang Haojin  CLINTRange: AddressSet = AddressSet(0x38000000L, CLINTConsts.size - 1),
74bbe4506dSTang Haojin  BEURange: AddressSet = AddressSet(0x38010000L, 0xfff),
75bbe4506dSTang Haojin  PLICRange: AddressSet = AddressSet(0x3c000000L, PLICConsts.size(PLICConsts.maxMaxHarts) - 1),
76bbe4506dSTang Haojin  PLLRange: AddressSet = AddressSet(0x3a000000L, 0xfff),
77bbe4506dSTang Haojin  UARTLiteForDTS: Boolean = true, // should be false in SimMMIO
78c679fdb3Srvcoresjw  extIntrs: Int = 64,
79a1ea7f76SJiawei Lin  L3NBanks: Int = 4,
804f94c0c6SJiawei Lin  L3CacheParamsOpt: Option[HCCacheParameters] = Some(HCCacheParameters(
81d2b20d1aSTang Haojin    name = "L3",
82a1ea7f76SJiawei Lin    level = 3,
83a1ea7f76SJiawei Lin    ways = 8,
84a1ea7f76SJiawei Lin    sets = 2048 // 1MB per bank
85a5b77de4STang Haojin  )),
86a57c9536STang Haojin  OpenLLCParamsOpt: Option[OpenLLCParam] = None,
874b40434cSzhanglinjuan  XSTopPrefix: Option[String] = None,
888537b88aSTang Haojin  NodeIDWidthList: Map[String, Int] = Map(
898537b88aSTang Haojin    "B" -> 7,
90aad61829SMa-YX    "C" -> 9,
918537b88aSTang Haojin    "E.b" -> 11
928537b88aSTang Haojin  ),
93007f6122SXuan Hu  NumHart: Int = 64,
94007f6122SXuan Hu  NumIRFiles: Int = 7,
95007f6122SXuan Hu  NumIRSrc: Int = 256,
96720dd621STang Haojin  UseXSNoCTop: Boolean = false,
97c33deca9Sklin02  UseXSNoCDiffTop: Boolean = false,
98ba0bece8SKamimiao  UseXSTileDiffTop: Boolean = false,
99*7fbc1cb4STang Haojin  IMSICBusType: device.IMSICBusType.Value = device.IMSICBusType.AXI,
100*7fbc1cb4STang Haojin  IMSICParams: aia.IMSICParams = aia.IMSICParams(
101*7fbc1cb4STang Haojin    imsicIntSrcWidth = 8,
102*7fbc1cb4STang Haojin    mAddr = 0x3A800000,
103*7fbc1cb4STang Haojin    sgAddr = 0x3B000000,
104*7fbc1cb4STang Haojin    geilen = 5,
105*7fbc1cb4STang Haojin    vgeinWidth = 6,
106*7fbc1cb4STang Haojin    iselectWidth = 12,
107*7fbc1cb4STang Haojin    EnableImsicAsyncBridge = true,
108*7fbc1cb4STang Haojin    HasTEEIMSIC = false
109*7fbc1cb4STang Haojin  ),
1104a699e27Szhanglinjuan  SeperateDMBus: Boolean = false,
11106076152Syulightenyu  EnableCHIAsyncBridge: Option[AsyncQueueParams] = Some(AsyncQueueParams(depth = 16, sync = 3, safe = false)),
1124a699e27Szhanglinjuan  EnableClintAsyncBridge: Option[AsyncQueueParams] = Some(AsyncQueueParams(depth = 1, sync = 3, safe = false)),
1134a699e27Szhanglinjuan  EnableDMAsyncBridge: Option[AsyncQueueParams] = Some(AsyncQueueParams(depth = 1, sync = 3, safe = false))
1142225d46eSJiawei Lin){
115a57c9536STang Haojin  require(
116a57c9536STang Haojin    L3CacheParamsOpt.isDefined ^ OpenLLCParamsOpt.isDefined || L3CacheParamsOpt.isEmpty && OpenLLCParamsOpt.isEmpty,
117a57c9536STang Haojin    "Atmost one of L3CacheParamsOpt and OpenLLCParamsOpt should be defined"
118a57c9536STang Haojin  )
1192225d46eSJiawei Lin  // L3 configurations
1202225d46eSJiawei Lin  val L3InnerBusWidth = 256
1212225d46eSJiawei Lin  val L3BlockSize = 64
1222225d46eSJiawei Lin  // on chip network configurations
1232225d46eSJiawei Lin  val L3OuterBusWidth = 256
124bbe4506dSTang Haojin  val UARTLiteRange = AddressSet(0x40600000, if (UARTLiteForDTS) 0x3f else 0xf)
1252225d46eSJiawei Lin}
1262225d46eSJiawei Lin
1272225d46eSJiawei Lintrait HasSoCParameter {
1282225d46eSJiawei Lin  implicit val p: Parameters
1292225d46eSJiawei Lin
1302225d46eSJiawei Lin  val soc = p(SoCParamsKey)
1318882eb68SXin Tian  val cvm = p(CVMParamskey)
1322225d46eSJiawei Lin  val debugOpts = p(DebugOptionsKey)
13334ab1ae9SJiawei Lin  val tiles = p(XSTileKey)
13478a8cd25Szhanglinjuan  val enableCHI = p(EnableCHI)
1358537b88aSTang Haojin  val issue = p(CHIIssue)
13634ab1ae9SJiawei Lin
13734ab1ae9SJiawei Lin  val NumCores = tiles.size
138a428082bSLinJiawei  val EnableILA = soc.EnableILA
1392225d46eSJiawei Lin
140725e8ddcSchengguanghui  // Parameters for trace extension
141725e8ddcSchengguanghui  val TraceTraceGroupNum          = tiles.head.traceParams.TraceGroupNum
142725e8ddcSchengguanghui  val TraceCauseWidth             = tiles.head.XLEN
143551cc696Schengguanghui  val TraceTvalWidth              = tiles.head.traceParams.IaddrWidth
144725e8ddcSchengguanghui  val TracePrivWidth              = tiles.head.traceParams.PrivWidth
145551cc696Schengguanghui  val TraceIaddrWidth             = tiles.head.traceParams.IaddrWidth
146725e8ddcSchengguanghui  val TraceItypeWidth             = tiles.head.traceParams.ItypeWidth
147725e8ddcSchengguanghui  val TraceIretireWidthCompressed = log2Up(tiles.head.RenameWidth * tiles.head.CommitWidth * 2)
148725e8ddcSchengguanghui  val TraceIlastsizeWidth         = tiles.head.traceParams.IlastsizeWidth
149725e8ddcSchengguanghui
1502225d46eSJiawei Lin  // L3 configurations
1512225d46eSJiawei Lin  val L3InnerBusWidth = soc.L3InnerBusWidth
1522225d46eSJiawei Lin  val L3BlockSize = soc.L3BlockSize
1532225d46eSJiawei Lin  val L3NBanks = soc.L3NBanks
1542225d46eSJiawei Lin
1552225d46eSJiawei Lin  // on chip network configurations
1562225d46eSJiawei Lin  val L3OuterBusWidth = soc.L3OuterBusWidth
1572225d46eSJiawei Lin
1582225d46eSJiawei Lin  val NrExtIntr = soc.extIntrs
159007f6122SXuan Hu
160007f6122SXuan Hu  val SetIpNumValidSize = soc.NumHart * soc.NumIRFiles
161007f6122SXuan Hu
162007f6122SXuan Hu  val NumIRSrc = soc.NumIRSrc
163e2725c9eSzhanglinjuan
1644a699e27Szhanglinjuan  val SeperateDMBus = soc.SeperateDMBus
1654a699e27Szhanglinjuan
166e2725c9eSzhanglinjuan  val EnableCHIAsyncBridge = if (enableCHI && soc.EnableCHIAsyncBridge.isDefined)
167e2725c9eSzhanglinjuan    soc.EnableCHIAsyncBridge else None
168e2725c9eSzhanglinjuan  val EnableClintAsyncBridge = soc.EnableClintAsyncBridge
1694a699e27Szhanglinjuan  val EnableDMAsyncBridge = if (SeperateDMBus && soc.EnableDMAsyncBridge.isDefined)
1704a699e27Szhanglinjuan    soc.EnableDMAsyncBridge else None
1718882eb68SXin Tian
1728882eb68SXin Tian  def HasMEMencryption = cvm.HasMEMencryption
1738882eb68SXin Tian  require((cvm.HasMEMencryption && (cvm.KeyIDBits > 0)) || (!cvm.HasMEMencryption && (cvm.KeyIDBits == 0)),
1748882eb68SXin Tian    "HasMEMencryption most set with KeyIDBits > 0")
175303b861dSZihao Yu}
176303b861dSZihao Yu
177bbe4506dSTang Haojintrait HasPeripheralRanges {
178bbe4506dSTang Haojin  implicit val p: Parameters
179bbe4506dSTang Haojin
1808882eb68SXin Tian  private def cvm = p(CVMParamskey)
181bbe4506dSTang Haojin  private def soc = p(SoCParamsKey)
182bbe4506dSTang Haojin  private def dm = p(DebugModuleKey)
183bbe4506dSTang Haojin  private def pmParams = p(PMParameKey)
184bbe4506dSTang Haojin
185bbe4506dSTang Haojin  private def mmpma = pmParams.mmpma
186bbe4506dSTang Haojin
187bbe4506dSTang Haojin  def onChipPeripheralRanges: Map[String, AddressSet] = Map(
188bbe4506dSTang Haojin    "CLINT" -> soc.CLINTRange,
189bbe4506dSTang Haojin    "BEU"   -> soc.BEURange,
190bbe4506dSTang Haojin    "PLIC"  -> soc.PLICRange,
191bbe4506dSTang Haojin    "PLL"   -> soc.PLLRange,
192bbe4506dSTang Haojin    "UART"  -> soc.UARTLiteRange,
193bbe4506dSTang Haojin    "DEBUG" -> dm.get.address,
194bbe4506dSTang Haojin    "MMPMA" -> AddressSet(mmpma.address, mmpma.mask)
195bbe4506dSTang Haojin  ) ++ (
196bbe4506dSTang Haojin    if (soc.L3CacheParamsOpt.map(_.ctrl.isDefined).getOrElse(false))
197bbe4506dSTang Haojin      Map("L3CTL" -> AddressSet(soc.L3CacheParamsOpt.get.ctrl.get.address, 0xffff))
198bbe4506dSTang Haojin    else
199bbe4506dSTang Haojin      Map()
2008882eb68SXin Tian  ) ++ (
2018882eb68SXin Tian    if (cvm.HasMEMencryption)
2028882eb68SXin Tian      Map("MEMENC"  -> cvm.MEMENCRange)
2038882eb68SXin Tian    else
2048882eb68SXin Tian      Map()
205bbe4506dSTang Haojin  )
206bbe4506dSTang Haojin
207bbe4506dSTang Haojin  def peripheralRange = onChipPeripheralRanges.values.foldLeft(Seq(AddressSet(0x0, 0x7fffffffL))) { (acc, x) =>
208bbe4506dSTang Haojin    acc.flatMap(_.subtract(x))
209bbe4506dSTang Haojin  }
210bbe4506dSTang Haojin}
211bbe4506dSTang Haojin
2121e3fad10SLinJiaweiclass ILABundle extends Bundle {}
213303b861dSZihao Yu
2143e586e47Slinjiawei
215bbe4506dSTang Haojinabstract class BaseSoC()(implicit p: Parameters) extends LazyModule with HasSoCParameter with HasPeripheralRanges {
21678a8cd25Szhanglinjuan  val bankedNode = Option.when(!enableCHI)(BankBinder(L3NBanks, L3BlockSize))
21778a8cd25Szhanglinjuan  val peripheralXbar = Option.when(!enableCHI)(TLXbar())
2181bf9a05aSzhanglinjuan  val l3_xbar = Option.when(!enableCHI)(TLXbar())
2191bf9a05aSzhanglinjuan  val l3_banked_xbar = Option.when(!enableCHI)(TLXbar())
22078a8cd25Szhanglinjuan
2211bf9a05aSzhanglinjuan  val soc_xbar = Option.when(enableCHI)(AXI4Xbar())
2223e586e47Slinjiawei}
2233e586e47Slinjiawei
22473be64b3SJiawei Lin// We adapt the following three traits from rocket-chip.
22573be64b3SJiawei Lin// Source: rocket-chip/src/main/scala/subsystem/Ports.scala
22673be64b3SJiawei Lintrait HaveSlaveAXI4Port {
22773be64b3SJiawei Lin  this: BaseSoC =>
2289637c0c6SLinJiawei
22973be64b3SJiawei Lin  val idBits = 14
23073be64b3SJiawei Lin
23173be64b3SJiawei Lin  val l3FrontendAXI4Node = AXI4MasterNode(Seq(AXI4MasterPortParameters(
23273be64b3SJiawei Lin    Seq(AXI4MasterParameters(
23373be64b3SJiawei Lin      name = "dma",
23473be64b3SJiawei Lin      id = IdRange(0, 1 << idBits)
23573be64b3SJiawei Lin    ))
23673be64b3SJiawei Lin  )))
2371bf9a05aSzhanglinjuan
2381bf9a05aSzhanglinjuan  if (l3_xbar.isDefined) {
2391bf9a05aSzhanglinjuan    val errorDevice = LazyModule(new TLError(
24073be64b3SJiawei Lin      params = DevNullParams(
24173be64b3SJiawei Lin        address = Seq(AddressSet(0x0, 0x7fffffffL)),
24273be64b3SJiawei Lin        maxAtomic = 8,
24373be64b3SJiawei Lin        maxTransfer = 64),
24473be64b3SJiawei Lin      beatBytes = L3InnerBusWidth / 8
24573be64b3SJiawei Lin    ))
2461bf9a05aSzhanglinjuan    errorDevice.node :=
2471bf9a05aSzhanglinjuan      l3_xbar.get :=
24873be64b3SJiawei Lin      TLFIFOFixer() :=
24908bf93ffSrvcoresjw      TLWidthWidget(32) :=
25073be64b3SJiawei Lin      AXI4ToTL() :=
25173be64b3SJiawei Lin      AXI4UserYanker(Some(1)) :=
25273be64b3SJiawei Lin      AXI4Fragmenter() :=
253be340b14SJiawei Lin      AXI4Buffer() :=
254be340b14SJiawei Lin      AXI4Buffer() :=
25573be64b3SJiawei Lin      AXI4IdIndexer(1) :=
25673be64b3SJiawei Lin      l3FrontendAXI4Node
2571bf9a05aSzhanglinjuan  }
25873be64b3SJiawei Lin
25973be64b3SJiawei Lin  val dma = InModuleBody {
26073be64b3SJiawei Lin    l3FrontendAXI4Node.makeIOs()
26173be64b3SJiawei Lin  }
26273be64b3SJiawei Lin}
26373be64b3SJiawei Lin
26473be64b3SJiawei Lintrait HaveAXI4MemPort {
26573be64b3SJiawei Lin  this: BaseSoC =>
26673be64b3SJiawei Lin  val device = new MemoryDevice
2673ea4388cSHaoyuan Feng  // 48-bit physical address
2683ea4388cSHaoyuan Feng  val memRange = AddressSet(0x00000000L, 0xffffffffffffL).subtract(AddressSet(0x0L, 0x7fffffffL))
26973be64b3SJiawei Lin  val memAXI4SlaveNode = AXI4SlaveNode(Seq(
27073be64b3SJiawei Lin    AXI4SlavePortParameters(
27173be64b3SJiawei Lin      slaves = Seq(
27273be64b3SJiawei Lin        AXI4SlaveParameters(
27373be64b3SJiawei Lin          address = memRange,
27473be64b3SJiawei Lin          regionType = RegionType.UNCACHED,
27573be64b3SJiawei Lin          executable = true,
27673be64b3SJiawei Lin          supportsRead = TransferSizes(1, L3BlockSize),
27773be64b3SJiawei Lin          supportsWrite = TransferSizes(1, L3BlockSize),
27873be64b3SJiawei Lin          interleavedId = Some(0),
27973be64b3SJiawei Lin          resources = device.reg("mem")
2800584d3a8SLinJiawei        )
28173be64b3SJiawei Lin      ),
2826695f071SYinan Xu      beatBytes = L3OuterBusWidth / 8,
2836695f071SYinan Xu      requestKeys = if (debugOpts.FPGAPlatform) Seq() else Seq(ReqSourceKey),
28473be64b3SJiawei Lin    )
28573be64b3SJiawei Lin  ))
28673be64b3SJiawei Lin
28773be64b3SJiawei Lin  val mem_xbar = TLXbar()
28878a8cd25Szhanglinjuan  val l3_mem_pmu = BusPerfMonitor(name = "L3_Mem", enable = !debugOpts.FPGAPlatform && !enableCHI, stat_latency = true)
28978a8cd25Szhanglinjuan  val axi4mem_node = AXI4IdentityNode()
29078a8cd25Szhanglinjuan
29178a8cd25Szhanglinjuan  if (enableCHI) {
29278a8cd25Szhanglinjuan    axi4mem_node :=
2931bf9a05aSzhanglinjuan      soc_xbar.get
29478a8cd25Szhanglinjuan  } else {
29529230e82SJiawei Lin    mem_xbar :=*
296d2b20d1aSTang Haojin      TLBuffer.chainNode(2) :=
297d2b20d1aSTang Haojin      TLCacheCork() :=
298d2b20d1aSTang Haojin      l3_mem_pmu :=
299d2b20d1aSTang Haojin      TLClientsMerger() :=
30029230e82SJiawei Lin      TLXbar() :=*
30178a8cd25Szhanglinjuan      bankedNode.get
30229230e82SJiawei Lin
30329230e82SJiawei Lin    mem_xbar :=
30429230e82SJiawei Lin      TLWidthWidget(8) :=
305b7291c09SJiawei Lin      TLBuffer.chainNode(3, name = Some("PeripheralXbar_to_MemXbar_buffer")) :=
30678a8cd25Szhanglinjuan      peripheralXbar.get
30778a8cd25Szhanglinjuan
30878a8cd25Szhanglinjuan    axi4mem_node :=
30978a8cd25Szhanglinjuan      TLToAXI4() :=
31078a8cd25Szhanglinjuan      TLSourceShrinker(64) :=
31178a8cd25Szhanglinjuan      TLWidthWidget(L3OuterBusWidth / 8) :=
31278a8cd25Szhanglinjuan      TLBuffer.chainNode(2) :=
31378a8cd25Szhanglinjuan      mem_xbar
31478a8cd25Szhanglinjuan  }
3158882eb68SXin Tian  val axi4memencrpty = Option.when(HasMEMencryption)(LazyModule(new AXI4MemEncrypt(cvm.MEMENCRange)))
3168882eb68SXin Tian  if (HasMEMencryption) {
3178882eb68SXin Tian    memAXI4SlaveNode :=
3188882eb68SXin Tian      AXI4Buffer() :=
3198882eb68SXin Tian      AXI4Buffer() :=
3208882eb68SXin Tian      AXI4Buffer() :=
3218882eb68SXin Tian      AXI4IdIndexer(idBits = 14) :=
3228882eb68SXin Tian      AXI4UserYanker() :=
3238882eb68SXin Tian      axi4memencrpty.get.node
32429230e82SJiawei Lin
3258882eb68SXin Tian    axi4memencrpty.get.node :=
3268882eb68SXin Tian      AXI4Deinterleaver(L3BlockSize) :=
3278882eb68SXin Tian      axi4mem_node
3288882eb68SXin Tian  } else {
32929230e82SJiawei Lin    memAXI4SlaveNode :=
330be340b14SJiawei Lin      AXI4Buffer() :=
331acc88887SJiawei Lin      AXI4Buffer() :=
332acc88887SJiawei Lin      AXI4Buffer() :=
33308bf93ffSrvcoresjw      AXI4IdIndexer(idBits = 14) :=
33473be64b3SJiawei Lin      AXI4UserYanker() :=
33573be64b3SJiawei Lin      AXI4Deinterleaver(L3BlockSize) :=
33678a8cd25Szhanglinjuan      axi4mem_node
3378882eb68SXin Tian  }
3388882eb68SXin Tian
33973be64b3SJiawei Lin
34073be64b3SJiawei Lin  val memory = InModuleBody {
34173be64b3SJiawei Lin    memAXI4SlaveNode.makeIOs()
34273be64b3SJiawei Lin  }
34373be64b3SJiawei Lin}
34473be64b3SJiawei Lin
34573be64b3SJiawei Lintrait HaveAXI4PeripheralPort { this: BaseSoC =>
34673be64b3SJiawei Lin  val uartDevice = new SimpleDevice("serial", Seq("xilinx,uartlite"))
34773be64b3SJiawei Lin  val uartParams = AXI4SlaveParameters(
348bbe4506dSTang Haojin    address = Seq(soc.UARTLiteRange),
34973be64b3SJiawei Lin    regionType = RegionType.UNCACHED,
35078a8cd25Szhanglinjuan    supportsRead = TransferSizes(1, 32),
35178a8cd25Szhanglinjuan    supportsWrite = TransferSizes(1, 32),
35273be64b3SJiawei Lin    resources = uartDevice.reg
35373be64b3SJiawei Lin  )
35473be64b3SJiawei Lin  val peripheralNode = AXI4SlaveNode(Seq(AXI4SlavePortParameters(
35573be64b3SJiawei Lin    Seq(AXI4SlaveParameters(
35673be64b3SJiawei Lin      address = peripheralRange,
35773be64b3SJiawei Lin      regionType = RegionType.UNCACHED,
35878a8cd25Szhanglinjuan      supportsRead = TransferSizes(1, 32),
35978a8cd25Szhanglinjuan      supportsWrite = TransferSizes(1, 32),
36073be64b3SJiawei Lin      interleavedId = Some(0)
36173be64b3SJiawei Lin    ), uartParams),
36273be64b3SJiawei Lin    beatBytes = 8
36373be64b3SJiawei Lin  )))
36478a8cd25Szhanglinjuan
36578a8cd25Szhanglinjuan  val axi4peripheral_node = AXI4IdentityNode()
3661bf9a05aSzhanglinjuan  val error_xbar = Option.when(enableCHI)(TLXbar())
36773be64b3SJiawei Lin
36873be64b3SJiawei Lin  peripheralNode :=
3699eca914aSYuan Yuchong    AXI4UserYanker() :=
3709eca914aSYuan Yuchong    AXI4IdIndexer(idBits = 2) :=
37159239bc9SJiawei Lin    AXI4Buffer() :=
37259239bc9SJiawei Lin    AXI4Buffer() :=
373be340b14SJiawei Lin    AXI4Buffer() :=
374be340b14SJiawei Lin    AXI4Buffer() :=
37573be64b3SJiawei Lin    AXI4UserYanker() :=
37678a8cd25Szhanglinjuan    // AXI4Deinterleaver(8) :=
37778a8cd25Szhanglinjuan    axi4peripheral_node
37878a8cd25Szhanglinjuan
37978a8cd25Szhanglinjuan  if (enableCHI) {
3801bf9a05aSzhanglinjuan    val error = LazyModule(new TLError(
3811bf9a05aSzhanglinjuan      params = DevNullParams(
3823ea4388cSHaoyuan Feng        address = Seq(AddressSet(0x1000000000000L, 0xffffffffffffL)),
3831bf9a05aSzhanglinjuan        maxAtomic = 8,
3841bf9a05aSzhanglinjuan        maxTransfer = 64),
3851bf9a05aSzhanglinjuan      beatBytes = 8
3861bf9a05aSzhanglinjuan    ))
3871bf9a05aSzhanglinjuan    error.node := error_xbar.get
38878a8cd25Szhanglinjuan    axi4peripheral_node :=
38978a8cd25Szhanglinjuan      AXI4Deinterleaver(8) :=
39078a8cd25Szhanglinjuan      TLToAXI4() :=
3911bf9a05aSzhanglinjuan      error_xbar.get :=
39296d2b585Szhanglinjuan      TLBuffer.chainNode(2, Some("llc_to_peripheral_buffer")) :=
39378a8cd25Szhanglinjuan      TLFIFOFixer() :=
39478a8cd25Szhanglinjuan      TLWidthWidget(L3OuterBusWidth / 8) :=
39578a8cd25Szhanglinjuan      AXI4ToTL() :=
39678a8cd25Szhanglinjuan      AXI4UserYanker() :=
3971bf9a05aSzhanglinjuan      soc_xbar.get
39878a8cd25Szhanglinjuan  } else {
39978a8cd25Szhanglinjuan    axi4peripheral_node :=
40073be64b3SJiawei Lin      AXI4Deinterleaver(8) :=
40173be64b3SJiawei Lin      TLToAXI4() :=
402acc88887SJiawei Lin      TLBuffer.chainNode(3) :=
40378a8cd25Szhanglinjuan      peripheralXbar.get
40478a8cd25Szhanglinjuan  }
40573be64b3SJiawei Lin
40673be64b3SJiawei Lin  val peripheral = InModuleBody {
40773be64b3SJiawei Lin    peripheralNode.makeIOs()
40873be64b3SJiawei Lin  }
40973be64b3SJiawei Lin
41073be64b3SJiawei Lin}
41173be64b3SJiawei Lin
4124b40434cSzhanglinjuanclass MemMisc()(implicit p: Parameters) extends BaseSoC
41373be64b3SJiawei Lin  with HaveAXI4MemPort
41498c71602SJiawei Lin  with PMAConst
41578a8cd25Szhanglinjuan  with HaveAXI4PeripheralPort
41673be64b3SJiawei Lin{
4174b40434cSzhanglinjuan
41878a8cd25Szhanglinjuan  val peripheral_ports = Option.when(!enableCHI)(Array.fill(NumCores) { TLTempNode() })
41978a8cd25Szhanglinjuan  val core_to_l3_ports = Option.when(!enableCHI)(Array.fill(NumCores) { TLTempNode() })
42073be64b3SJiawei Lin
42173be64b3SJiawei Lin  val l3_in = TLTempNode()
42273be64b3SJiawei Lin  val l3_out = TLTempNode()
42373be64b3SJiawei Lin
4241bf9a05aSzhanglinjuan  val device_xbar = Option.when(enableCHI)(TLXbar())
4251bf9a05aSzhanglinjuan  device_xbar.foreach(_ := error_xbar.get)
42678a8cd25Szhanglinjuan
4271bf9a05aSzhanglinjuan  if (l3_banked_xbar.isDefined) {
4281bf9a05aSzhanglinjuan    l3_in :*= TLEdgeBuffer(_ => true, Some("L3_in_buffer")) :*= l3_banked_xbar.get
4291bf9a05aSzhanglinjuan    l3_banked_xbar.get := TLBuffer.chainNode(2) := l3_xbar.get
4301bf9a05aSzhanglinjuan  }
43178a8cd25Szhanglinjuan  bankedNode match {
43278a8cd25Szhanglinjuan    case Some(bankBinder) =>
43378a8cd25Szhanglinjuan      bankBinder :*= TLLogger("MEM_L3", !debugOpts.FPGAPlatform && debugOpts.AlwaysBasicDB) :*= l3_out
43478a8cd25Szhanglinjuan    case None =>
43578a8cd25Szhanglinjuan  }
43673be64b3SJiawei Lin
43773be64b3SJiawei Lin  if(soc.L3CacheParamsOpt.isEmpty){
43873be64b3SJiawei Lin    l3_out :*= l3_in
43973be64b3SJiawei Lin  }
44073be64b3SJiawei Lin
44178a8cd25Szhanglinjuan  if (!enableCHI) {
44278a8cd25Szhanglinjuan    for (port <- peripheral_ports.get) {
44378a8cd25Szhanglinjuan      peripheralXbar.get := TLBuffer.chainNode(2, Some("L2_to_L3_peripheral_buffer")) := port
44478a8cd25Szhanglinjuan    }
44573be64b3SJiawei Lin  }
44673be64b3SJiawei Lin
4474b40434cSzhanglinjuan  core_to_l3_ports.foreach { case _ =>
4484b40434cSzhanglinjuan    for ((core_out, i) <- core_to_l3_ports.get.zipWithIndex){
4491bf9a05aSzhanglinjuan      l3_banked_xbar.get :=*
45062129679Swakafa        TLLogger(s"L3_L2_$i", !debugOpts.FPGAPlatform && debugOpts.AlwaysBasicDB) :=*
45159239bc9SJiawei Lin        TLBuffer() :=
45259239bc9SJiawei Lin        core_out
45373be64b3SJiawei Lin    }
4544b40434cSzhanglinjuan  }
45578a8cd25Szhanglinjuan
456bbe4506dSTang Haojin  val clint = LazyModule(new CLINT(CLINTParams(soc.CLINTRange.base), 8))
4571bf9a05aSzhanglinjuan  if (enableCHI) { clint.node := device_xbar.get }
45878a8cd25Szhanglinjuan  else { clint.node := peripheralXbar.get }
45973be64b3SJiawei Lin
46073be64b3SJiawei Lin  class IntSourceNodeToModule(val num: Int)(implicit p: Parameters) extends LazyModule {
46173be64b3SJiawei Lin    val sourceNode = IntSourceNode(IntSourcePortSimple(num, ports = 1, sources = 1))
462935edac4STang Haojin    class IntSourceNodeToModuleImp(wrapper: LazyModule) extends LazyModuleImp(wrapper) {
46373be64b3SJiawei Lin      val in = IO(Input(Vec(num, Bool())))
46473be64b3SJiawei Lin      in.zip(sourceNode.out.head._1).foreach{ case (i, s) => s := i }
46573be64b3SJiawei Lin    }
466935edac4STang Haojin    lazy val module = new IntSourceNodeToModuleImp(this)
46773be64b3SJiawei Lin  }
46873be64b3SJiawei Lin
469bbe4506dSTang Haojin  val plic = LazyModule(new TLPLIC(PLICParams(soc.PLICRange.base), 8))
47073be64b3SJiawei Lin  val plicSource = LazyModule(new IntSourceNodeToModule(NrExtIntr))
47173be64b3SJiawei Lin
47273be64b3SJiawei Lin  plic.intnode := plicSource.sourceNode
4731bf9a05aSzhanglinjuan  if (enableCHI) { plic.node := device_xbar.get }
47478a8cd25Szhanglinjuan  else { plic.node := peripheralXbar.get }
47573be64b3SJiawei Lin
47634ab1ae9SJiawei Lin  val pll_node = TLRegisterNode(
477bbe4506dSTang Haojin    address = Seq(soc.PLLRange),
47834ab1ae9SJiawei Lin    device = new SimpleDevice("pll_ctrl", Seq()),
47934ab1ae9SJiawei Lin    beatBytes = 8,
48034ab1ae9SJiawei Lin    concurrency = 1
48134ab1ae9SJiawei Lin  )
4821bf9a05aSzhanglinjuan  if (enableCHI) { pll_node := device_xbar.get }
48378a8cd25Szhanglinjuan  else { pll_node := peripheralXbar.get }
48434ab1ae9SJiawei Lin
48573be64b3SJiawei Lin  val debugModule = LazyModule(new DebugModule(NumCores)(p))
4864a699e27Szhanglinjuan  val debugModuleXbarOpt = Option.when(SeperateDMBus)(TLXbar())
48778a8cd25Szhanglinjuan  if (enableCHI) {
4884a699e27Szhanglinjuan    if (SeperateDMBus) {
4894a699e27Szhanglinjuan      debugModule.debug.node := debugModuleXbarOpt.get
4904a699e27Szhanglinjuan    } else {
4911bf9a05aSzhanglinjuan      debugModule.debug.node := device_xbar.get
4924a699e27Szhanglinjuan    }
49378a8cd25Szhanglinjuan    debugModule.debug.dmInner.dmInner.sb2tlOpt.foreach { sb2tl =>
4941bf9a05aSzhanglinjuan      error_xbar.get := sb2tl.node
49578a8cd25Szhanglinjuan    }
49678a8cd25Szhanglinjuan  } else {
4974a699e27Szhanglinjuan    if (SeperateDMBus) {
4984a699e27Szhanglinjuan      debugModule.debug.node := debugModuleXbarOpt.get
4994a699e27Szhanglinjuan    } else {
50078a8cd25Szhanglinjuan      debugModule.debug.node := peripheralXbar.get
5014a699e27Szhanglinjuan    }
50273be64b3SJiawei Lin    debugModule.debug.dmInner.dmInner.sb2tlOpt.foreach { sb2tl  =>
50376ed5703Schengguanghui      l3_xbar.get := TLBuffer() := TLWidthWidget(1) := sb2tl.node
50473be64b3SJiawei Lin    }
50578a8cd25Szhanglinjuan  }
50673be64b3SJiawei Lin
50798c71602SJiawei Lin  val pma = LazyModule(new TLPMA)
50878a8cd25Szhanglinjuan  if (enableCHI) {
5091bf9a05aSzhanglinjuan    pma.node := TLBuffer.chainNode(4) := device_xbar.get
5108882eb68SXin Tian    if (HasMEMencryption) {
5118882eb68SXin Tian      axi4memencrpty.get.ctrl_node := TLToAPB() := device_xbar.get
5128882eb68SXin Tian    }
51378a8cd25Szhanglinjuan  } else {
51478a8cd25Szhanglinjuan    pma.node := TLBuffer.chainNode(4) := peripheralXbar.get
5158882eb68SXin Tian    if (HasMEMencryption) {
5168882eb68SXin Tian      axi4memencrpty.get.ctrl_node := TLToAPB() := peripheralXbar.get
5178882eb68SXin Tian    }
51878a8cd25Szhanglinjuan  }
51998c71602SJiawei Lin
520935edac4STang Haojin  class SoCMiscImp(wrapper: LazyModule) extends LazyModuleImp(wrapper) {
52173be64b3SJiawei Lin
522935edac4STang Haojin    val debug_module_io = IO(new debugModule.DebugModuleIO)
52373be64b3SJiawei Lin    val ext_intrs = IO(Input(UInt(NrExtIntr.W)))
5249e56439dSHazard    val rtc_clock = IO(Input(Bool()))
52534ab1ae9SJiawei Lin    val pll0_lock = IO(Input(Bool()))
52634ab1ae9SJiawei Lin    val pll0_ctrl = IO(Output(Vec(6, UInt(32.W))))
52798c71602SJiawei Lin    val cacheable_check = IO(new TLPMAIO)
5283bf5eac7SXuan Hu    val clintTime = IO(Output(ValidIO(UInt(64.W))))
52973be64b3SJiawei Lin
53073be64b3SJiawei Lin    debugModule.module.io <> debug_module_io
5319b4044e7SYinan Xu
5329b4044e7SYinan Xu    // sync external interrupts
5339b4044e7SYinan Xu    require(plicSource.module.in.length == ext_intrs.getWidth)
5349b4044e7SYinan Xu    for ((plic_in, interrupt) <- plicSource.module.in.zip(ext_intrs.asBools)) {
5359b4044e7SYinan Xu      val ext_intr_sync = RegInit(0.U(3.W))
5369b4044e7SYinan Xu      ext_intr_sync := Cat(ext_intr_sync(1, 0), interrupt)
537e5c40982SYinan Xu      plic_in := ext_intr_sync(2)
5389b4044e7SYinan Xu    }
5399e56439dSHazard
54098c71602SJiawei Lin    pma.module.io <> cacheable_check
54173be64b3SJiawei Lin
5428882eb68SXin Tian    if (HasMEMencryption) {
5438882eb68SXin Tian      val cnt = Counter(true.B, 8)._1
5448882eb68SXin Tian      axi4memencrpty.get.module.io.random_val := axi4memencrpty.get.module.io.random_req && cnt(2).asBool
5458882eb68SXin Tian      axi4memencrpty.get.module.io.random_data := cnt(0).asBool
5468882eb68SXin Tian    }
54788ca983fSYinan Xu    // positive edge sampling of the lower-speed rtc_clock
54888ca983fSYinan Xu    val rtcTick = RegInit(0.U(3.W))
54988ca983fSYinan Xu    rtcTick := Cat(rtcTick(1, 0), rtc_clock)
55088ca983fSYinan Xu    clint.module.io.rtcTick := rtcTick(1) && !rtcTick(2)
55188ca983fSYinan Xu
55234ab1ae9SJiawei Lin    val pll_ctrl_regs = Seq.fill(6){ RegInit(0.U(32.W)) }
55334ab1ae9SJiawei Lin    val pll_lock = RegNext(next = pll0_lock, init = false.B)
55434ab1ae9SJiawei Lin
5553bf5eac7SXuan Hu    clintTime := clint.module.io.time
5563bf5eac7SXuan Hu
55734ab1ae9SJiawei Lin    pll0_ctrl <> VecInit(pll_ctrl_regs)
55834ab1ae9SJiawei Lin
55934ab1ae9SJiawei Lin    pll_node.regmap(
56034ab1ae9SJiawei Lin      0x000 -> RegFieldGroup(
56134ab1ae9SJiawei Lin        "Pll", Some("PLL ctrl regs"),
56234ab1ae9SJiawei Lin        pll_ctrl_regs.zipWithIndex.map{
56334ab1ae9SJiawei Lin          case (r, i) => RegField(32, r, RegFieldDesc(
56434ab1ae9SJiawei Lin            s"PLL_ctrl_$i",
56534ab1ae9SJiawei Lin            desc = s"PLL ctrl register #$i"
56634ab1ae9SJiawei Lin          ))
56734ab1ae9SJiawei Lin        } :+ RegField.r(32, Cat(0.U(31.W), pll_lock), RegFieldDesc(
56834ab1ae9SJiawei Lin          "PLL_lock",
56934ab1ae9SJiawei Lin          "PLL lock register"
57034ab1ae9SJiawei Lin        ))
57134ab1ae9SJiawei Lin      )
57234ab1ae9SJiawei Lin    )
57373be64b3SJiawei Lin  }
574935edac4STang Haojin
575935edac4STang Haojin  lazy val module = new SoCMiscImp(this)
5760584d3a8SLinJiawei}
57778a8cd25Szhanglinjuan
5784b40434cSzhanglinjuanclass SoCMisc()(implicit p: Parameters) extends MemMisc
5794b40434cSzhanglinjuan  with HaveSlaveAXI4Port
5804b40434cSzhanglinjuan
581