xref: /XiangShan/src/main/scala/system/SoC.scala (revision 62129679e14d57027dce494de9820b77083b5f54)
1c6d43980SLemover/***************************************************************************************
2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
4c6d43980SLemover*
5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2.
6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at:
8c6d43980SLemover*          http://license.coscl.org.cn/MulanPSL2
9c6d43980SLemover*
10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13c6d43980SLemover*
14c6d43980SLemover* See the Mulan PSL v2 for more details.
15c6d43980SLemover***************************************************************************************/
16c6d43980SLemover
17006e1884SZihao Yupackage system
18006e1884SZihao Yu
192225d46eSJiawei Linimport chipsalliance.rocketchip.config.{Field, Parameters}
20006e1884SZihao Yuimport chisel3._
21096ea47eSzhanglinjuanimport chisel3.util._
2298c71602SJiawei Linimport device.{DebugModule, TLPMA, TLPMAIO}
2373be64b3SJiawei Linimport freechips.rocketchip.devices.tilelink.{CLINT, CLINTParams, DevNullParams, PLICParams, TLError, TLPLIC}
2473be64b3SJiawei Linimport freechips.rocketchip.diplomacy.{AddressSet, IdRange, InModuleBody, LazyModule, LazyModuleImp, MemoryDevice, RegionType, SimpleDevice, TransferSizes}
2573be64b3SJiawei Linimport freechips.rocketchip.interrupts.{IntSourceNode, IntSourcePortSimple}
2634ab1ae9SJiawei Linimport freechips.rocketchip.regmapper.{RegField, RegFieldAccessType, RegFieldDesc, RegFieldGroup}
27*62129679Swakafaimport utility.{BinaryArbiter, TLClientsMerger, TLEdgeBuffer, TLLogger}
2898c71602SJiawei Linimport xiangshan.{DebugOptionsKey, HasXSParameter, XSBundle, XSCore, XSCoreParameters, XSTileKey}
2998c71602SJiawei Linimport freechips.rocketchip.amba.axi4._
3098c71602SJiawei Linimport freechips.rocketchip.tilelink._
3198c71602SJiawei Linimport top.BusPerfMonitor
3298c71602SJiawei Linimport xiangshan.backend.fu.PMAConst
3398c71602SJiawei Linimport huancun._
34a428082bSLinJiawei
352225d46eSJiawei Lincase object SoCParamsKey extends Field[SoCParameters]
362225d46eSJiawei Lin
37a428082bSLinJiaweicase class SoCParameters
38a428082bSLinJiawei(
39a428082bSLinJiawei  EnableILA: Boolean = false,
402f30d658SYinan Xu  PAddrBits: Int = 36,
41c679fdb3Srvcoresjw  extIntrs: Int = 64,
42a1ea7f76SJiawei Lin  L3NBanks: Int = 4,
434f94c0c6SJiawei Lin  L3CacheParamsOpt: Option[HCCacheParameters] = Some(HCCacheParameters(
44d2b20d1aSTang Haojin    name = "L3",
45a1ea7f76SJiawei Lin    level = 3,
46a1ea7f76SJiawei Lin    ways = 8,
47a1ea7f76SJiawei Lin    sets = 2048 // 1MB per bank
484f94c0c6SJiawei Lin  ))
492225d46eSJiawei Lin){
502225d46eSJiawei Lin  // L3 configurations
512225d46eSJiawei Lin  val L3InnerBusWidth = 256
522225d46eSJiawei Lin  val L3BlockSize = 64
532225d46eSJiawei Lin  // on chip network configurations
542225d46eSJiawei Lin  val L3OuterBusWidth = 256
552225d46eSJiawei Lin}
562225d46eSJiawei Lin
572225d46eSJiawei Lintrait HasSoCParameter {
582225d46eSJiawei Lin  implicit val p: Parameters
592225d46eSJiawei Lin
602225d46eSJiawei Lin  val soc = p(SoCParamsKey)
612225d46eSJiawei Lin  val debugOpts = p(DebugOptionsKey)
6234ab1ae9SJiawei Lin  val tiles = p(XSTileKey)
6334ab1ae9SJiawei Lin
6434ab1ae9SJiawei Lin  val NumCores = tiles.size
65a428082bSLinJiawei  val EnableILA = soc.EnableILA
662225d46eSJiawei Lin
672225d46eSJiawei Lin  // L3 configurations
682225d46eSJiawei Lin  val L3InnerBusWidth = soc.L3InnerBusWidth
692225d46eSJiawei Lin  val L3BlockSize = soc.L3BlockSize
702225d46eSJiawei Lin  val L3NBanks = soc.L3NBanks
712225d46eSJiawei Lin
722225d46eSJiawei Lin  // on chip network configurations
732225d46eSJiawei Lin  val L3OuterBusWidth = soc.L3OuterBusWidth
742225d46eSJiawei Lin
752225d46eSJiawei Lin  val NrExtIntr = soc.extIntrs
76303b861dSZihao Yu}
77303b861dSZihao Yu
781e3fad10SLinJiaweiclass ILABundle extends Bundle {}
79303b861dSZihao Yu
803e586e47Slinjiawei
8173be64b3SJiawei Linabstract class BaseSoC()(implicit p: Parameters) extends LazyModule with HasSoCParameter {
8273be64b3SJiawei Lin  val bankedNode = BankBinder(L3NBanks, L3BlockSize)
8373be64b3SJiawei Lin  val peripheralXbar = TLXbar()
8473be64b3SJiawei Lin  val l3_xbar = TLXbar()
8559239bc9SJiawei Lin  val l3_banked_xbar = TLXbar()
863e586e47Slinjiawei}
873e586e47Slinjiawei
8873be64b3SJiawei Lin// We adapt the following three traits from rocket-chip.
8973be64b3SJiawei Lin// Source: rocket-chip/src/main/scala/subsystem/Ports.scala
9073be64b3SJiawei Lintrait HaveSlaveAXI4Port {
9173be64b3SJiawei Lin  this: BaseSoC =>
929637c0c6SLinJiawei
9373be64b3SJiawei Lin  val idBits = 14
9473be64b3SJiawei Lin
9573be64b3SJiawei Lin  val l3FrontendAXI4Node = AXI4MasterNode(Seq(AXI4MasterPortParameters(
9673be64b3SJiawei Lin    Seq(AXI4MasterParameters(
9773be64b3SJiawei Lin      name = "dma",
9873be64b3SJiawei Lin      id = IdRange(0, 1 << idBits)
9973be64b3SJiawei Lin    ))
10073be64b3SJiawei Lin  )))
10173be64b3SJiawei Lin  private val errorDevice = LazyModule(new TLError(
10273be64b3SJiawei Lin    params = DevNullParams(
10373be64b3SJiawei Lin      address = Seq(AddressSet(0x0, 0x7fffffffL)),
10473be64b3SJiawei Lin      maxAtomic = 8,
10573be64b3SJiawei Lin      maxTransfer = 64),
10673be64b3SJiawei Lin    beatBytes = L3InnerBusWidth / 8
10773be64b3SJiawei Lin  ))
10873be64b3SJiawei Lin  private val error_xbar = TLXbar()
10973be64b3SJiawei Lin
110acc88887SJiawei Lin  l3_xbar :=
11173be64b3SJiawei Lin    TLFIFOFixer() :=
11208bf93ffSrvcoresjw    TLWidthWidget(32) :=
11373be64b3SJiawei Lin    AXI4ToTL() :=
11473be64b3SJiawei Lin    AXI4UserYanker(Some(1)) :=
11573be64b3SJiawei Lin    AXI4Fragmenter() :=
116be340b14SJiawei Lin    AXI4Buffer() :=
117be340b14SJiawei Lin    AXI4Buffer() :=
11873be64b3SJiawei Lin    AXI4IdIndexer(1) :=
11973be64b3SJiawei Lin    l3FrontendAXI4Node
120acc88887SJiawei Lin  errorDevice.node := l3_xbar
12173be64b3SJiawei Lin
12273be64b3SJiawei Lin  val dma = InModuleBody {
12373be64b3SJiawei Lin    l3FrontendAXI4Node.makeIOs()
12473be64b3SJiawei Lin  }
12573be64b3SJiawei Lin}
12673be64b3SJiawei Lin
12773be64b3SJiawei Lintrait HaveAXI4MemPort {
12873be64b3SJiawei Lin  this: BaseSoC =>
12973be64b3SJiawei Lin  val device = new MemoryDevice
1302f30d658SYinan Xu  // 36-bit physical address
1312f30d658SYinan Xu  val memRange = AddressSet(0x00000000L, 0xfffffffffL).subtract(AddressSet(0x0L, 0x7fffffffL))
13273be64b3SJiawei Lin  val memAXI4SlaveNode = AXI4SlaveNode(Seq(
13373be64b3SJiawei Lin    AXI4SlavePortParameters(
13473be64b3SJiawei Lin      slaves = Seq(
13573be64b3SJiawei Lin        AXI4SlaveParameters(
13673be64b3SJiawei Lin          address = memRange,
13773be64b3SJiawei Lin          regionType = RegionType.UNCACHED,
13873be64b3SJiawei Lin          executable = true,
13973be64b3SJiawei Lin          supportsRead = TransferSizes(1, L3BlockSize),
14073be64b3SJiawei Lin          supportsWrite = TransferSizes(1, L3BlockSize),
14173be64b3SJiawei Lin          interleavedId = Some(0),
14273be64b3SJiawei Lin          resources = device.reg("mem")
1430584d3a8SLinJiawei        )
14473be64b3SJiawei Lin      ),
14573be64b3SJiawei Lin      beatBytes = L3OuterBusWidth / 8
14673be64b3SJiawei Lin    )
14773be64b3SJiawei Lin  ))
14873be64b3SJiawei Lin
14973be64b3SJiawei Lin  val mem_xbar = TLXbar()
150d2b20d1aSTang Haojin  val l3_mem_pmu = BusPerfMonitor(name = "L3_Mem", enable = !debugOpts.FPGAPlatform, stat_latency = true, add_reqkey = true)
15129230e82SJiawei Lin  mem_xbar :=*
152d2b20d1aSTang Haojin    TLBuffer.chainNode(2) :=
153d2b20d1aSTang Haojin    TLCacheCork() :=
154d2b20d1aSTang Haojin    l3_mem_pmu :=
155d2b20d1aSTang Haojin    TLClientsMerger() :=
15629230e82SJiawei Lin    TLXbar() :=*
15729230e82SJiawei Lin    bankedNode
15829230e82SJiawei Lin
15929230e82SJiawei Lin  mem_xbar :=
16029230e82SJiawei Lin    TLWidthWidget(8) :=
161b7291c09SJiawei Lin    TLBuffer.chainNode(3, name = Some("PeripheralXbar_to_MemXbar_buffer")) :=
16229230e82SJiawei Lin    peripheralXbar
16329230e82SJiawei Lin
16429230e82SJiawei Lin  memAXI4SlaveNode :=
165be340b14SJiawei Lin    AXI4Buffer() :=
166acc88887SJiawei Lin    AXI4Buffer() :=
167acc88887SJiawei Lin    AXI4Buffer() :=
16808bf93ffSrvcoresjw    AXI4IdIndexer(idBits = 14) :=
16973be64b3SJiawei Lin    AXI4UserYanker() :=
17073be64b3SJiawei Lin    AXI4Deinterleaver(L3BlockSize) :=
17173be64b3SJiawei Lin    TLToAXI4() :=
172be340b14SJiawei Lin    TLSourceShrinker(64) :=
17373be64b3SJiawei Lin    TLWidthWidget(L3OuterBusWidth / 8) :=
174b7291c09SJiawei Lin    TLBuffer.chainNode(2) :=
17573be64b3SJiawei Lin    mem_xbar
17673be64b3SJiawei Lin
17773be64b3SJiawei Lin  val memory = InModuleBody {
17873be64b3SJiawei Lin    memAXI4SlaveNode.makeIOs()
17973be64b3SJiawei Lin  }
18073be64b3SJiawei Lin}
18173be64b3SJiawei Lin
18273be64b3SJiawei Lintrait HaveAXI4PeripheralPort { this: BaseSoC =>
18373be64b3SJiawei Lin  // on-chip devices: 0x3800_0000 - 0x3fff_ffff 0x0000_0000 - 0x0000_0fff
18473be64b3SJiawei Lin  val onChipPeripheralRange = AddressSet(0x38000000L, 0x07ffffffL)
18573be64b3SJiawei Lin  val uartRange = AddressSet(0x40600000, 0xf)
18673be64b3SJiawei Lin  val uartDevice = new SimpleDevice("serial", Seq("xilinx,uartlite"))
18773be64b3SJiawei Lin  val uartParams = AXI4SlaveParameters(
18873be64b3SJiawei Lin    address = Seq(uartRange),
18973be64b3SJiawei Lin    regionType = RegionType.UNCACHED,
19073be64b3SJiawei Lin    supportsRead = TransferSizes(1, 8),
19173be64b3SJiawei Lin    supportsWrite = TransferSizes(1, 8),
19273be64b3SJiawei Lin    resources = uartDevice.reg
19373be64b3SJiawei Lin  )
19473be64b3SJiawei Lin  val peripheralRange = AddressSet(
19573be64b3SJiawei Lin    0x0, 0x7fffffff
19673be64b3SJiawei Lin  ).subtract(onChipPeripheralRange).flatMap(x => x.subtract(uartRange))
19773be64b3SJiawei Lin  val peripheralNode = AXI4SlaveNode(Seq(AXI4SlavePortParameters(
19873be64b3SJiawei Lin    Seq(AXI4SlaveParameters(
19973be64b3SJiawei Lin      address = peripheralRange,
20073be64b3SJiawei Lin      regionType = RegionType.UNCACHED,
20173be64b3SJiawei Lin      supportsRead = TransferSizes(1, 8),
20273be64b3SJiawei Lin      supportsWrite = TransferSizes(1, 8),
20373be64b3SJiawei Lin      interleavedId = Some(0)
20473be64b3SJiawei Lin    ), uartParams),
20573be64b3SJiawei Lin    beatBytes = 8
20673be64b3SJiawei Lin  )))
20773be64b3SJiawei Lin
20873be64b3SJiawei Lin  peripheralNode :=
20937225120Ssfencevma    AXI4IdIndexer(idBits = 4) :=
21059239bc9SJiawei Lin    AXI4Buffer() :=
21159239bc9SJiawei Lin    AXI4Buffer() :=
212be340b14SJiawei Lin    AXI4Buffer() :=
213be340b14SJiawei Lin    AXI4Buffer() :=
21473be64b3SJiawei Lin    AXI4UserYanker() :=
21573be64b3SJiawei Lin    AXI4Deinterleaver(8) :=
21673be64b3SJiawei Lin    TLToAXI4() :=
217acc88887SJiawei Lin    TLBuffer.chainNode(3) :=
21873be64b3SJiawei Lin    peripheralXbar
21973be64b3SJiawei Lin
22073be64b3SJiawei Lin  val peripheral = InModuleBody {
22173be64b3SJiawei Lin    peripheralNode.makeIOs()
22273be64b3SJiawei Lin  }
22373be64b3SJiawei Lin
22473be64b3SJiawei Lin}
22573be64b3SJiawei Lin
22673be64b3SJiawei Linclass SoCMisc()(implicit p: Parameters) extends BaseSoC
22773be64b3SJiawei Lin  with HaveAXI4MemPort
22873be64b3SJiawei Lin  with HaveAXI4PeripheralPort
22998c71602SJiawei Lin  with PMAConst
23073be64b3SJiawei Lin  with HaveSlaveAXI4Port
23173be64b3SJiawei Lin{
23273be64b3SJiawei Lin  val peripheral_ports = Array.fill(NumCores) { TLTempNode() }
23373be64b3SJiawei Lin  val core_to_l3_ports = Array.fill(NumCores) { TLTempNode() }
23473be64b3SJiawei Lin
23573be64b3SJiawei Lin  val l3_in = TLTempNode()
23673be64b3SJiawei Lin  val l3_out = TLTempNode()
23773be64b3SJiawei Lin
23829230e82SJiawei Lin  l3_in :*= TLEdgeBuffer(_ => true, Some("L3_in_buffer")) :*= l3_banked_xbar
239*62129679Swakafa  bankedNode :*= TLLogger("MEM_L3", !debugOpts.FPGAPlatform && debugOpts.AlwaysBasicDB) :*= l3_out
24073be64b3SJiawei Lin
24173be64b3SJiawei Lin  if(soc.L3CacheParamsOpt.isEmpty){
24273be64b3SJiawei Lin    l3_out :*= l3_in
24373be64b3SJiawei Lin  }
24473be64b3SJiawei Lin
24573be64b3SJiawei Lin  for(port <- peripheral_ports) {
246be340b14SJiawei Lin    peripheralXbar := TLBuffer.chainNode(2, Some("L2_to_L3_peripheral_buffer")) := port
24773be64b3SJiawei Lin  }
24873be64b3SJiawei Lin
24973be64b3SJiawei Lin  for ((core_out, i) <- core_to_l3_ports.zipWithIndex){
25029230e82SJiawei Lin    l3_banked_xbar :=*
251*62129679Swakafa      TLLogger(s"L3_L2_$i", !debugOpts.FPGAPlatform && debugOpts.AlwaysBasicDB) :=*
25259239bc9SJiawei Lin      TLBuffer() :=
25359239bc9SJiawei Lin      core_out
25473be64b3SJiawei Lin  }
255acc88887SJiawei Lin  l3_banked_xbar := TLBuffer.chainNode(2) := l3_xbar
25673be64b3SJiawei Lin
25773be64b3SJiawei Lin  val clint = LazyModule(new CLINT(CLINTParams(0x38000000L), 8))
25873be64b3SJiawei Lin  clint.node := peripheralXbar
25973be64b3SJiawei Lin
26073be64b3SJiawei Lin  class IntSourceNodeToModule(val num: Int)(implicit p: Parameters) extends LazyModule {
26173be64b3SJiawei Lin    val sourceNode = IntSourceNode(IntSourcePortSimple(num, ports = 1, sources = 1))
26273be64b3SJiawei Lin    lazy val module = new LazyModuleImp(this){
26373be64b3SJiawei Lin      val in = IO(Input(Vec(num, Bool())))
26473be64b3SJiawei Lin      in.zip(sourceNode.out.head._1).foreach{ case (i, s) => s := i }
26573be64b3SJiawei Lin    }
26673be64b3SJiawei Lin  }
26773be64b3SJiawei Lin
26873be64b3SJiawei Lin  val plic = LazyModule(new TLPLIC(PLICParams(0x3c000000L), 8))
26973be64b3SJiawei Lin  val plicSource = LazyModule(new IntSourceNodeToModule(NrExtIntr))
27073be64b3SJiawei Lin
27173be64b3SJiawei Lin  plic.intnode := plicSource.sourceNode
27273be64b3SJiawei Lin  plic.node := peripheralXbar
27373be64b3SJiawei Lin
27434ab1ae9SJiawei Lin  val pll_node = TLRegisterNode(
27534ab1ae9SJiawei Lin    address = Seq(AddressSet(0x3a000000L, 0xfff)),
27634ab1ae9SJiawei Lin    device = new SimpleDevice("pll_ctrl", Seq()),
27734ab1ae9SJiawei Lin    beatBytes = 8,
27834ab1ae9SJiawei Lin    concurrency = 1
27934ab1ae9SJiawei Lin  )
28034ab1ae9SJiawei Lin  pll_node := peripheralXbar
28134ab1ae9SJiawei Lin
28273be64b3SJiawei Lin  val debugModule = LazyModule(new DebugModule(NumCores)(p))
28373be64b3SJiawei Lin  debugModule.debug.node := peripheralXbar
28473be64b3SJiawei Lin  debugModule.debug.dmInner.dmInner.sb2tlOpt.foreach { sb2tl  =>
2855602d374SLi Qianruo    l3_xbar := TLBuffer() := sb2tl.node
28673be64b3SJiawei Lin  }
28773be64b3SJiawei Lin
28898c71602SJiawei Lin  val pma = LazyModule(new TLPMA)
289ea8d8ca5Srvcoresjw  pma.node :=
290752db3a8SJiawei Lin    TLBuffer.chainNode(4) :=
291ea8d8ca5Srvcoresjw    peripheralXbar
29298c71602SJiawei Lin
29373be64b3SJiawei Lin  lazy val module = new LazyModuleImp(this){
29473be64b3SJiawei Lin
29573be64b3SJiawei Lin    val debug_module_io = IO(chiselTypeOf(debugModule.module.io))
29673be64b3SJiawei Lin    val ext_intrs = IO(Input(UInt(NrExtIntr.W)))
2979e56439dSHazard    val rtc_clock = IO(Input(Bool()))
29834ab1ae9SJiawei Lin    val pll0_lock = IO(Input(Bool()))
29934ab1ae9SJiawei Lin    val pll0_ctrl = IO(Output(Vec(6, UInt(32.W))))
30098c71602SJiawei Lin    val cacheable_check = IO(new TLPMAIO)
30173be64b3SJiawei Lin
30273be64b3SJiawei Lin    debugModule.module.io <> debug_module_io
3039b4044e7SYinan Xu
3049b4044e7SYinan Xu    // sync external interrupts
3059b4044e7SYinan Xu    require(plicSource.module.in.length == ext_intrs.getWidth)
3069b4044e7SYinan Xu    for ((plic_in, interrupt) <- plicSource.module.in.zip(ext_intrs.asBools)) {
3079b4044e7SYinan Xu      val ext_intr_sync = RegInit(0.U(3.W))
3089b4044e7SYinan Xu      ext_intr_sync := Cat(ext_intr_sync(1, 0), interrupt)
309e5c40982SYinan Xu      plic_in := ext_intr_sync(2)
3109b4044e7SYinan Xu    }
3119e56439dSHazard
31298c71602SJiawei Lin    pma.module.io <> cacheable_check
31373be64b3SJiawei Lin
31488ca983fSYinan Xu    // positive edge sampling of the lower-speed rtc_clock
31588ca983fSYinan Xu    val rtcTick = RegInit(0.U(3.W))
31688ca983fSYinan Xu    rtcTick := Cat(rtcTick(1, 0), rtc_clock)
31788ca983fSYinan Xu    clint.module.io.rtcTick := rtcTick(1) && !rtcTick(2)
31888ca983fSYinan Xu
31973be64b3SJiawei Lin    val freq = 100
32073be64b3SJiawei Lin    val cnt = RegInit(freq.U)
32173be64b3SJiawei Lin    val tick = cnt === 0.U
32273be64b3SJiawei Lin    cnt := Mux(tick, freq.U, cnt - 1.U)
32373be64b3SJiawei Lin    clint.module.io.rtcTick := tick
32434ab1ae9SJiawei Lin
32534ab1ae9SJiawei Lin    val pll_ctrl_regs = Seq.fill(6){ RegInit(0.U(32.W)) }
32634ab1ae9SJiawei Lin    val pll_lock = RegNext(next = pll0_lock, init = false.B)
32734ab1ae9SJiawei Lin
32834ab1ae9SJiawei Lin    pll0_ctrl <> VecInit(pll_ctrl_regs)
32934ab1ae9SJiawei Lin
33034ab1ae9SJiawei Lin    pll_node.regmap(
33134ab1ae9SJiawei Lin      0x000 -> RegFieldGroup(
33234ab1ae9SJiawei Lin        "Pll", Some("PLL ctrl regs"),
33334ab1ae9SJiawei Lin        pll_ctrl_regs.zipWithIndex.map{
33434ab1ae9SJiawei Lin          case (r, i) => RegField(32, r, RegFieldDesc(
33534ab1ae9SJiawei Lin            s"PLL_ctrl_$i",
33634ab1ae9SJiawei Lin            desc = s"PLL ctrl register #$i"
33734ab1ae9SJiawei Lin          ))
33834ab1ae9SJiawei Lin        } :+ RegField.r(32, Cat(0.U(31.W), pll_lock), RegFieldDesc(
33934ab1ae9SJiawei Lin          "PLL_lock",
34034ab1ae9SJiawei Lin          "PLL lock register"
34134ab1ae9SJiawei Lin        ))
34234ab1ae9SJiawei Lin      )
34334ab1ae9SJiawei Lin    )
34473be64b3SJiawei Lin  }
3450584d3a8SLinJiawei}
346