xref: /XiangShan/src/main/scala/system/SoC.scala (revision 5bd65c56355db1d4f5b92a3815df78273c01b892)
1c6d43980SLemover/***************************************************************************************
2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
4c6d43980SLemover*
5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2.
6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at:
8c6d43980SLemover*          http://license.coscl.org.cn/MulanPSL2
9c6d43980SLemover*
10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13c6d43980SLemover*
14c6d43980SLemover* See the Mulan PSL v2 for more details.
15c6d43980SLemover***************************************************************************************/
16c6d43980SLemover
17006e1884SZihao Yupackage system
18006e1884SZihao Yu
198891a219SYinan Xuimport org.chipsalliance.cde.config.{Field, Parameters}
20006e1884SZihao Yuimport chisel3._
21096ea47eSzhanglinjuanimport chisel3.util._
2298c71602SJiawei Linimport device.{DebugModule, TLPMA, TLPMAIO}
236695f071SYinan Xuimport freechips.rocketchip.amba.axi4._
24bbe4506dSTang Haojinimport freechips.rocketchip.devices.debug.DebugModuleKey
256695f071SYinan Xuimport freechips.rocketchip.devices.tilelink._
2673be64b3SJiawei Linimport freechips.rocketchip.diplomacy.{AddressSet, IdRange, InModuleBody, LazyModule, LazyModuleImp, MemoryDevice, RegionType, SimpleDevice, TransferSizes}
2773be64b3SJiawei Linimport freechips.rocketchip.interrupts.{IntSourceNode, IntSourcePortSimple}
286695f071SYinan Xuimport freechips.rocketchip.regmapper.{RegField, RegFieldDesc, RegFieldGroup}
2998c71602SJiawei Linimport freechips.rocketchip.tilelink._
308537b88aSTang Haojinimport freechips.rocketchip.util.AsyncQueueParams
3198c71602SJiawei Linimport huancun._
326695f071SYinan Xuimport top.BusPerfMonitor
336695f071SYinan Xuimport utility.{ReqSourceKey, TLClientsMerger, TLEdgeBuffer, TLLogger}
34*5bd65c56STang Haojinimport xiangshan.backend.fu.{MemoryRange, PMAConfigEntry, PMAConst}
35*5bd65c56STang Haojinimport xiangshan.{DebugOptionsKey, PMParameKey, XSTileKey}
365c060727Ssumailyycimport coupledL2.{EnableCHI, L2Param}
378537b88aSTang Haojinimport coupledL2.tl2chi.CHIIssue
385c060727Ssumailyycimport openLLC.OpenLLCParam
39a428082bSLinJiawei
402225d46eSJiawei Lincase object SoCParamsKey extends Field[SoCParameters]
412225d46eSJiawei Lin
42a428082bSLinJiaweicase class SoCParameters
43a428082bSLinJiawei(
44a428082bSLinJiawei  EnableILA: Boolean = false,
453ea4388cSHaoyuan Feng  PAddrBits: Int = 48,
46*5bd65c56STang Haojin  PmemRanges: Seq[MemoryRange] = Seq(MemoryRange(0x80000000L, 0x80000000000L)),
47*5bd65c56STang Haojin  PMAConfigs: Seq[PMAConfigEntry] = Seq(
48*5bd65c56STang Haojin    PMAConfigEntry(0x0L, range = 0x1000000000000L, a = 3),
49*5bd65c56STang Haojin    PMAConfigEntry(0x80000000000L, c = true, atomic = true, a = 1, x = true, w = true, r = true),
50*5bd65c56STang Haojin    PMAConfigEntry(0x80000000L, a = 1, w = true, r = true),
51*5bd65c56STang Haojin    PMAConfigEntry(0x3A000000L, a = 1),
52*5bd65c56STang Haojin    PMAConfigEntry(0x38022000L, a = 1, w = true, r = true),
53*5bd65c56STang Haojin    PMAConfigEntry(0x38021000L, a = 1, x = true, w = true, r = true),
54*5bd65c56STang Haojin    PMAConfigEntry(0x38020000L, a = 1, w = true, r = true),
55*5bd65c56STang Haojin    PMAConfigEntry(0x30050000L, a = 1, w = true, r = true), // FIXME: GPU space is cacheable?
56*5bd65c56STang Haojin    PMAConfigEntry(0x30010000L, a = 1, w = true, r = true),
57*5bd65c56STang Haojin    PMAConfigEntry(0x20000000L, a = 1, x = true, w = true, r = true),
58*5bd65c56STang Haojin    PMAConfigEntry(0x10000000L, a = 1, w = true, r = true),
59*5bd65c56STang Haojin    PMAConfigEntry(0)
60*5bd65c56STang Haojin  ),
61bbe4506dSTang Haojin  CLINTRange: AddressSet = AddressSet(0x38000000L, CLINTConsts.size - 1),
62bbe4506dSTang Haojin  BEURange: AddressSet = AddressSet(0x38010000L, 0xfff),
63bbe4506dSTang Haojin  PLICRange: AddressSet = AddressSet(0x3c000000L, PLICConsts.size(PLICConsts.maxMaxHarts) - 1),
64bbe4506dSTang Haojin  PLLRange: AddressSet = AddressSet(0x3a000000L, 0xfff),
65bbe4506dSTang Haojin  UARTLiteForDTS: Boolean = true, // should be false in SimMMIO
66c679fdb3Srvcoresjw  extIntrs: Int = 64,
67a1ea7f76SJiawei Lin  L3NBanks: Int = 4,
684f94c0c6SJiawei Lin  L3CacheParamsOpt: Option[HCCacheParameters] = Some(HCCacheParameters(
69d2b20d1aSTang Haojin    name = "L3",
70a1ea7f76SJiawei Lin    level = 3,
71a1ea7f76SJiawei Lin    ways = 8,
72a1ea7f76SJiawei Lin    sets = 2048 // 1MB per bank
73a5b77de4STang Haojin  )),
745c060727Ssumailyyc  OpenLLCParamsOpt: Option[OpenLLCParam] = Some(OpenLLCParam(
755c060727Ssumailyyc    name = "LLC",
765c060727Ssumailyyc    ways = 8,
775c060727Ssumailyyc    sets = 2048,
785c060727Ssumailyyc    banks = 4,
795c060727Ssumailyyc    clientCaches = Seq(L2Param())
805c060727Ssumailyyc  )),
814b40434cSzhanglinjuan  XSTopPrefix: Option[String] = None,
828537b88aSTang Haojin  NodeIDWidthList: Map[String, Int] = Map(
838537b88aSTang Haojin    "B" -> 7,
848537b88aSTang Haojin    "E.b" -> 11
858537b88aSTang Haojin  ),
86007f6122SXuan Hu  NumHart: Int = 64,
87007f6122SXuan Hu  NumIRFiles: Int = 7,
88007f6122SXuan Hu  NumIRSrc: Int = 256,
89720dd621STang Haojin  UseXSNoCTop: Boolean = false,
90007f6122SXuan Hu  IMSICUseTL: Boolean = false,
9106076152Syulightenyu  EnableCHIAsyncBridge: Option[AsyncQueueParams] = Some(AsyncQueueParams(depth = 16, sync = 3, safe = false)),
927ff4ebdcSTang Haojin  EnableClintAsyncBridge: Option[AsyncQueueParams] = Some(AsyncQueueParams(depth = 1, sync = 3, safe = false))
932225d46eSJiawei Lin){
942225d46eSJiawei Lin  // L3 configurations
952225d46eSJiawei Lin  val L3InnerBusWidth = 256
962225d46eSJiawei Lin  val L3BlockSize = 64
972225d46eSJiawei Lin  // on chip network configurations
982225d46eSJiawei Lin  val L3OuterBusWidth = 256
99bbe4506dSTang Haojin  val UARTLiteRange = AddressSet(0x40600000, if (UARTLiteForDTS) 0x3f else 0xf)
1002225d46eSJiawei Lin}
1012225d46eSJiawei Lin
1022225d46eSJiawei Lintrait HasSoCParameter {
1032225d46eSJiawei Lin  implicit val p: Parameters
1042225d46eSJiawei Lin
1052225d46eSJiawei Lin  val soc = p(SoCParamsKey)
1062225d46eSJiawei Lin  val debugOpts = p(DebugOptionsKey)
10734ab1ae9SJiawei Lin  val tiles = p(XSTileKey)
10878a8cd25Szhanglinjuan  val enableCHI = p(EnableCHI)
1098537b88aSTang Haojin  val issue = p(CHIIssue)
11034ab1ae9SJiawei Lin
11134ab1ae9SJiawei Lin  val NumCores = tiles.size
112a428082bSLinJiawei  val EnableILA = soc.EnableILA
1132225d46eSJiawei Lin
114725e8ddcSchengguanghui  // Parameters for trace extension
115725e8ddcSchengguanghui  val TraceTraceGroupNum          = tiles.head.traceParams.TraceGroupNum
116725e8ddcSchengguanghui  val TraceCauseWidth             = tiles.head.XLEN
117551cc696Schengguanghui  val TraceTvalWidth              = tiles.head.traceParams.IaddrWidth
118725e8ddcSchengguanghui  val TracePrivWidth              = tiles.head.traceParams.PrivWidth
119551cc696Schengguanghui  val TraceIaddrWidth             = tiles.head.traceParams.IaddrWidth
120725e8ddcSchengguanghui  val TraceItypeWidth             = tiles.head.traceParams.ItypeWidth
121725e8ddcSchengguanghui  val TraceIretireWidthCompressed = log2Up(tiles.head.RenameWidth * tiles.head.CommitWidth * 2)
122725e8ddcSchengguanghui  val TraceIlastsizeWidth         = tiles.head.traceParams.IlastsizeWidth
123725e8ddcSchengguanghui
1242225d46eSJiawei Lin  // L3 configurations
1252225d46eSJiawei Lin  val L3InnerBusWidth = soc.L3InnerBusWidth
1262225d46eSJiawei Lin  val L3BlockSize = soc.L3BlockSize
1272225d46eSJiawei Lin  val L3NBanks = soc.L3NBanks
1282225d46eSJiawei Lin
1292225d46eSJiawei Lin  // on chip network configurations
1302225d46eSJiawei Lin  val L3OuterBusWidth = soc.L3OuterBusWidth
1312225d46eSJiawei Lin
1322225d46eSJiawei Lin  val NrExtIntr = soc.extIntrs
133007f6122SXuan Hu
134007f6122SXuan Hu  val SetIpNumValidSize = soc.NumHart * soc.NumIRFiles
135007f6122SXuan Hu
136007f6122SXuan Hu  val NumIRSrc = soc.NumIRSrc
137e2725c9eSzhanglinjuan
138e2725c9eSzhanglinjuan  val EnableCHIAsyncBridge = if (enableCHI && soc.EnableCHIAsyncBridge.isDefined)
139e2725c9eSzhanglinjuan    soc.EnableCHIAsyncBridge else None
140e2725c9eSzhanglinjuan  val EnableClintAsyncBridge = soc.EnableClintAsyncBridge
141303b861dSZihao Yu}
142303b861dSZihao Yu
143bbe4506dSTang Haojintrait HasPeripheralRanges {
144bbe4506dSTang Haojin  implicit val p: Parameters
145bbe4506dSTang Haojin
146bbe4506dSTang Haojin  private def soc = p(SoCParamsKey)
147bbe4506dSTang Haojin  private def dm = p(DebugModuleKey)
148bbe4506dSTang Haojin  private def pmParams = p(PMParameKey)
149bbe4506dSTang Haojin
150bbe4506dSTang Haojin  private def mmpma = pmParams.mmpma
151bbe4506dSTang Haojin
152bbe4506dSTang Haojin  def onChipPeripheralRanges: Map[String, AddressSet] = Map(
153bbe4506dSTang Haojin    "CLINT" -> soc.CLINTRange,
154bbe4506dSTang Haojin    "BEU"   -> soc.BEURange,
155bbe4506dSTang Haojin    "PLIC"  -> soc.PLICRange,
156bbe4506dSTang Haojin    "PLL"   -> soc.PLLRange,
157bbe4506dSTang Haojin    "UART"  -> soc.UARTLiteRange,
158bbe4506dSTang Haojin    "DEBUG" -> dm.get.address,
159bbe4506dSTang Haojin    "MMPMA" -> AddressSet(mmpma.address, mmpma.mask)
160bbe4506dSTang Haojin  ) ++ (
161bbe4506dSTang Haojin    if (soc.L3CacheParamsOpt.map(_.ctrl.isDefined).getOrElse(false))
162bbe4506dSTang Haojin      Map("L3CTL" -> AddressSet(soc.L3CacheParamsOpt.get.ctrl.get.address, 0xffff))
163bbe4506dSTang Haojin    else
164bbe4506dSTang Haojin      Map()
165bbe4506dSTang Haojin  )
166bbe4506dSTang Haojin
167bbe4506dSTang Haojin  def peripheralRange = onChipPeripheralRanges.values.foldLeft(Seq(AddressSet(0x0, 0x7fffffffL))) { (acc, x) =>
168bbe4506dSTang Haojin    acc.flatMap(_.subtract(x))
169bbe4506dSTang Haojin  }
170bbe4506dSTang Haojin}
171bbe4506dSTang Haojin
1721e3fad10SLinJiaweiclass ILABundle extends Bundle {}
173303b861dSZihao Yu
1743e586e47Slinjiawei
175bbe4506dSTang Haojinabstract class BaseSoC()(implicit p: Parameters) extends LazyModule with HasSoCParameter with HasPeripheralRanges {
17678a8cd25Szhanglinjuan  val bankedNode = Option.when(!enableCHI)(BankBinder(L3NBanks, L3BlockSize))
17778a8cd25Szhanglinjuan  val peripheralXbar = Option.when(!enableCHI)(TLXbar())
1781bf9a05aSzhanglinjuan  val l3_xbar = Option.when(!enableCHI)(TLXbar())
1791bf9a05aSzhanglinjuan  val l3_banked_xbar = Option.when(!enableCHI)(TLXbar())
18078a8cd25Szhanglinjuan
1811bf9a05aSzhanglinjuan  val soc_xbar = Option.when(enableCHI)(AXI4Xbar())
1823e586e47Slinjiawei}
1833e586e47Slinjiawei
18473be64b3SJiawei Lin// We adapt the following three traits from rocket-chip.
18573be64b3SJiawei Lin// Source: rocket-chip/src/main/scala/subsystem/Ports.scala
18673be64b3SJiawei Lintrait HaveSlaveAXI4Port {
18773be64b3SJiawei Lin  this: BaseSoC =>
1889637c0c6SLinJiawei
18973be64b3SJiawei Lin  val idBits = 14
19073be64b3SJiawei Lin
19173be64b3SJiawei Lin  val l3FrontendAXI4Node = AXI4MasterNode(Seq(AXI4MasterPortParameters(
19273be64b3SJiawei Lin    Seq(AXI4MasterParameters(
19373be64b3SJiawei Lin      name = "dma",
19473be64b3SJiawei Lin      id = IdRange(0, 1 << idBits)
19573be64b3SJiawei Lin    ))
19673be64b3SJiawei Lin  )))
1971bf9a05aSzhanglinjuan
1981bf9a05aSzhanglinjuan  if (l3_xbar.isDefined) {
1991bf9a05aSzhanglinjuan    val errorDevice = LazyModule(new TLError(
20073be64b3SJiawei Lin      params = DevNullParams(
20173be64b3SJiawei Lin        address = Seq(AddressSet(0x0, 0x7fffffffL)),
20273be64b3SJiawei Lin        maxAtomic = 8,
20373be64b3SJiawei Lin        maxTransfer = 64),
20473be64b3SJiawei Lin      beatBytes = L3InnerBusWidth / 8
20573be64b3SJiawei Lin    ))
2061bf9a05aSzhanglinjuan    errorDevice.node :=
2071bf9a05aSzhanglinjuan      l3_xbar.get :=
20873be64b3SJiawei Lin      TLFIFOFixer() :=
20908bf93ffSrvcoresjw      TLWidthWidget(32) :=
21073be64b3SJiawei Lin      AXI4ToTL() :=
21173be64b3SJiawei Lin      AXI4UserYanker(Some(1)) :=
21273be64b3SJiawei Lin      AXI4Fragmenter() :=
213be340b14SJiawei Lin      AXI4Buffer() :=
214be340b14SJiawei Lin      AXI4Buffer() :=
21573be64b3SJiawei Lin      AXI4IdIndexer(1) :=
21673be64b3SJiawei Lin      l3FrontendAXI4Node
2171bf9a05aSzhanglinjuan  }
21873be64b3SJiawei Lin
21973be64b3SJiawei Lin  val dma = InModuleBody {
22073be64b3SJiawei Lin    l3FrontendAXI4Node.makeIOs()
22173be64b3SJiawei Lin  }
22273be64b3SJiawei Lin}
22373be64b3SJiawei Lin
22473be64b3SJiawei Lintrait HaveAXI4MemPort {
22573be64b3SJiawei Lin  this: BaseSoC =>
22673be64b3SJiawei Lin  val device = new MemoryDevice
2273ea4388cSHaoyuan Feng  // 48-bit physical address
2283ea4388cSHaoyuan Feng  val memRange = AddressSet(0x00000000L, 0xffffffffffffL).subtract(AddressSet(0x0L, 0x7fffffffL))
22973be64b3SJiawei Lin  val memAXI4SlaveNode = AXI4SlaveNode(Seq(
23073be64b3SJiawei Lin    AXI4SlavePortParameters(
23173be64b3SJiawei Lin      slaves = Seq(
23273be64b3SJiawei Lin        AXI4SlaveParameters(
23373be64b3SJiawei Lin          address = memRange,
23473be64b3SJiawei Lin          regionType = RegionType.UNCACHED,
23573be64b3SJiawei Lin          executable = true,
23673be64b3SJiawei Lin          supportsRead = TransferSizes(1, L3BlockSize),
23773be64b3SJiawei Lin          supportsWrite = TransferSizes(1, L3BlockSize),
23873be64b3SJiawei Lin          interleavedId = Some(0),
23973be64b3SJiawei Lin          resources = device.reg("mem")
2400584d3a8SLinJiawei        )
24173be64b3SJiawei Lin      ),
2426695f071SYinan Xu      beatBytes = L3OuterBusWidth / 8,
2436695f071SYinan Xu      requestKeys = if (debugOpts.FPGAPlatform) Seq() else Seq(ReqSourceKey),
24473be64b3SJiawei Lin    )
24573be64b3SJiawei Lin  ))
24673be64b3SJiawei Lin
24773be64b3SJiawei Lin  val mem_xbar = TLXbar()
24878a8cd25Szhanglinjuan  val l3_mem_pmu = BusPerfMonitor(name = "L3_Mem", enable = !debugOpts.FPGAPlatform && !enableCHI, stat_latency = true)
24978a8cd25Szhanglinjuan  val axi4mem_node = AXI4IdentityNode()
25078a8cd25Szhanglinjuan
25178a8cd25Szhanglinjuan  if (enableCHI) {
25278a8cd25Szhanglinjuan    axi4mem_node :=
2531bf9a05aSzhanglinjuan      soc_xbar.get
25478a8cd25Szhanglinjuan  } else {
25529230e82SJiawei Lin    mem_xbar :=*
256d2b20d1aSTang Haojin      TLBuffer.chainNode(2) :=
257d2b20d1aSTang Haojin      TLCacheCork() :=
258d2b20d1aSTang Haojin      l3_mem_pmu :=
259d2b20d1aSTang Haojin      TLClientsMerger() :=
26029230e82SJiawei Lin      TLXbar() :=*
26178a8cd25Szhanglinjuan      bankedNode.get
26229230e82SJiawei Lin
26329230e82SJiawei Lin    mem_xbar :=
26429230e82SJiawei Lin      TLWidthWidget(8) :=
265b7291c09SJiawei Lin      TLBuffer.chainNode(3, name = Some("PeripheralXbar_to_MemXbar_buffer")) :=
26678a8cd25Szhanglinjuan      peripheralXbar.get
26778a8cd25Szhanglinjuan
26878a8cd25Szhanglinjuan    axi4mem_node :=
26978a8cd25Szhanglinjuan      TLToAXI4() :=
27078a8cd25Szhanglinjuan      TLSourceShrinker(64) :=
27178a8cd25Szhanglinjuan      TLWidthWidget(L3OuterBusWidth / 8) :=
27278a8cd25Szhanglinjuan      TLBuffer.chainNode(2) :=
27378a8cd25Szhanglinjuan      mem_xbar
27478a8cd25Szhanglinjuan  }
27529230e82SJiawei Lin
27629230e82SJiawei Lin  memAXI4SlaveNode :=
277be340b14SJiawei Lin    AXI4Buffer() :=
278acc88887SJiawei Lin    AXI4Buffer() :=
279acc88887SJiawei Lin    AXI4Buffer() :=
28008bf93ffSrvcoresjw    AXI4IdIndexer(idBits = 14) :=
28173be64b3SJiawei Lin    AXI4UserYanker() :=
28273be64b3SJiawei Lin    AXI4Deinterleaver(L3BlockSize) :=
28378a8cd25Szhanglinjuan    axi4mem_node
28473be64b3SJiawei Lin
28573be64b3SJiawei Lin  val memory = InModuleBody {
28673be64b3SJiawei Lin    memAXI4SlaveNode.makeIOs()
28773be64b3SJiawei Lin  }
28873be64b3SJiawei Lin}
28973be64b3SJiawei Lin
29073be64b3SJiawei Lintrait HaveAXI4PeripheralPort { this: BaseSoC =>
29173be64b3SJiawei Lin  val uartDevice = new SimpleDevice("serial", Seq("xilinx,uartlite"))
29273be64b3SJiawei Lin  val uartParams = AXI4SlaveParameters(
293bbe4506dSTang Haojin    address = Seq(soc.UARTLiteRange),
29473be64b3SJiawei Lin    regionType = RegionType.UNCACHED,
29578a8cd25Szhanglinjuan    supportsRead = TransferSizes(1, 32),
29678a8cd25Szhanglinjuan    supportsWrite = TransferSizes(1, 32),
29773be64b3SJiawei Lin    resources = uartDevice.reg
29873be64b3SJiawei Lin  )
29973be64b3SJiawei Lin  val peripheralNode = AXI4SlaveNode(Seq(AXI4SlavePortParameters(
30073be64b3SJiawei Lin    Seq(AXI4SlaveParameters(
30173be64b3SJiawei Lin      address = peripheralRange,
30273be64b3SJiawei Lin      regionType = RegionType.UNCACHED,
30378a8cd25Szhanglinjuan      supportsRead = TransferSizes(1, 32),
30478a8cd25Szhanglinjuan      supportsWrite = TransferSizes(1, 32),
30573be64b3SJiawei Lin      interleavedId = Some(0)
30673be64b3SJiawei Lin    ), uartParams),
30773be64b3SJiawei Lin    beatBytes = 8
30873be64b3SJiawei Lin  )))
30978a8cd25Szhanglinjuan
31078a8cd25Szhanglinjuan  val axi4peripheral_node = AXI4IdentityNode()
3111bf9a05aSzhanglinjuan  val error_xbar = Option.when(enableCHI)(TLXbar())
31273be64b3SJiawei Lin
31373be64b3SJiawei Lin  peripheralNode :=
3149eca914aSYuan Yuchong    AXI4UserYanker() :=
3159eca914aSYuan Yuchong    AXI4IdIndexer(idBits = 2) :=
31659239bc9SJiawei Lin    AXI4Buffer() :=
31759239bc9SJiawei Lin    AXI4Buffer() :=
318be340b14SJiawei Lin    AXI4Buffer() :=
319be340b14SJiawei Lin    AXI4Buffer() :=
32073be64b3SJiawei Lin    AXI4UserYanker() :=
32178a8cd25Szhanglinjuan    // AXI4Deinterleaver(8) :=
32278a8cd25Szhanglinjuan    axi4peripheral_node
32378a8cd25Szhanglinjuan
32478a8cd25Szhanglinjuan  if (enableCHI) {
3251bf9a05aSzhanglinjuan    val error = LazyModule(new TLError(
3261bf9a05aSzhanglinjuan      params = DevNullParams(
3273ea4388cSHaoyuan Feng        address = Seq(AddressSet(0x1000000000000L, 0xffffffffffffL)),
3281bf9a05aSzhanglinjuan        maxAtomic = 8,
3291bf9a05aSzhanglinjuan        maxTransfer = 64),
3301bf9a05aSzhanglinjuan      beatBytes = 8
3311bf9a05aSzhanglinjuan    ))
3321bf9a05aSzhanglinjuan    error.node := error_xbar.get
33378a8cd25Szhanglinjuan    axi4peripheral_node :=
33478a8cd25Szhanglinjuan      AXI4Deinterleaver(8) :=
33578a8cd25Szhanglinjuan      TLToAXI4() :=
3361bf9a05aSzhanglinjuan      error_xbar.get :=
33796d2b585Szhanglinjuan      TLBuffer.chainNode(2, Some("llc_to_peripheral_buffer")) :=
33878a8cd25Szhanglinjuan      TLFIFOFixer() :=
33978a8cd25Szhanglinjuan      TLWidthWidget(L3OuterBusWidth / 8) :=
34078a8cd25Szhanglinjuan      AXI4ToTL() :=
34178a8cd25Szhanglinjuan      AXI4UserYanker() :=
3421bf9a05aSzhanglinjuan      soc_xbar.get
34378a8cd25Szhanglinjuan  } else {
34478a8cd25Szhanglinjuan    axi4peripheral_node :=
34573be64b3SJiawei Lin      AXI4Deinterleaver(8) :=
34673be64b3SJiawei Lin      TLToAXI4() :=
347acc88887SJiawei Lin      TLBuffer.chainNode(3) :=
34878a8cd25Szhanglinjuan      peripheralXbar.get
34978a8cd25Szhanglinjuan  }
35073be64b3SJiawei Lin
35173be64b3SJiawei Lin  val peripheral = InModuleBody {
35273be64b3SJiawei Lin    peripheralNode.makeIOs()
35373be64b3SJiawei Lin  }
35473be64b3SJiawei Lin
35573be64b3SJiawei Lin}
35673be64b3SJiawei Lin
3574b40434cSzhanglinjuanclass MemMisc()(implicit p: Parameters) extends BaseSoC
35873be64b3SJiawei Lin  with HaveAXI4MemPort
35998c71602SJiawei Lin  with PMAConst
36078a8cd25Szhanglinjuan  with HaveAXI4PeripheralPort
36173be64b3SJiawei Lin{
3624b40434cSzhanglinjuan
36378a8cd25Szhanglinjuan  val peripheral_ports = Option.when(!enableCHI)(Array.fill(NumCores) { TLTempNode() })
36478a8cd25Szhanglinjuan  val core_to_l3_ports = Option.when(!enableCHI)(Array.fill(NumCores) { TLTempNode() })
36573be64b3SJiawei Lin
36673be64b3SJiawei Lin  val l3_in = TLTempNode()
36773be64b3SJiawei Lin  val l3_out = TLTempNode()
36873be64b3SJiawei Lin
3691bf9a05aSzhanglinjuan  val device_xbar = Option.when(enableCHI)(TLXbar())
3701bf9a05aSzhanglinjuan  device_xbar.foreach(_ := error_xbar.get)
37178a8cd25Szhanglinjuan
3721bf9a05aSzhanglinjuan  if (l3_banked_xbar.isDefined) {
3731bf9a05aSzhanglinjuan    l3_in :*= TLEdgeBuffer(_ => true, Some("L3_in_buffer")) :*= l3_banked_xbar.get
3741bf9a05aSzhanglinjuan    l3_banked_xbar.get := TLBuffer.chainNode(2) := l3_xbar.get
3751bf9a05aSzhanglinjuan  }
37678a8cd25Szhanglinjuan  bankedNode match {
37778a8cd25Szhanglinjuan    case Some(bankBinder) =>
37878a8cd25Szhanglinjuan      bankBinder :*= TLLogger("MEM_L3", !debugOpts.FPGAPlatform && debugOpts.AlwaysBasicDB) :*= l3_out
37978a8cd25Szhanglinjuan    case None =>
38078a8cd25Szhanglinjuan  }
38173be64b3SJiawei Lin
38273be64b3SJiawei Lin  if(soc.L3CacheParamsOpt.isEmpty){
38373be64b3SJiawei Lin    l3_out :*= l3_in
38473be64b3SJiawei Lin  }
38573be64b3SJiawei Lin
38678a8cd25Szhanglinjuan  if (!enableCHI) {
38778a8cd25Szhanglinjuan    for (port <- peripheral_ports.get) {
38878a8cd25Szhanglinjuan      peripheralXbar.get := TLBuffer.chainNode(2, Some("L2_to_L3_peripheral_buffer")) := port
38978a8cd25Szhanglinjuan    }
39073be64b3SJiawei Lin  }
39173be64b3SJiawei Lin
3924b40434cSzhanglinjuan  core_to_l3_ports.foreach { case _ =>
3934b40434cSzhanglinjuan    for ((core_out, i) <- core_to_l3_ports.get.zipWithIndex){
3941bf9a05aSzhanglinjuan      l3_banked_xbar.get :=*
39562129679Swakafa        TLLogger(s"L3_L2_$i", !debugOpts.FPGAPlatform && debugOpts.AlwaysBasicDB) :=*
39659239bc9SJiawei Lin        TLBuffer() :=
39759239bc9SJiawei Lin        core_out
39873be64b3SJiawei Lin    }
3994b40434cSzhanglinjuan  }
40078a8cd25Szhanglinjuan
401bbe4506dSTang Haojin  val clint = LazyModule(new CLINT(CLINTParams(soc.CLINTRange.base), 8))
4021bf9a05aSzhanglinjuan  if (enableCHI) { clint.node := device_xbar.get }
40378a8cd25Szhanglinjuan  else { clint.node := peripheralXbar.get }
40473be64b3SJiawei Lin
40573be64b3SJiawei Lin  class IntSourceNodeToModule(val num: Int)(implicit p: Parameters) extends LazyModule {
40673be64b3SJiawei Lin    val sourceNode = IntSourceNode(IntSourcePortSimple(num, ports = 1, sources = 1))
407935edac4STang Haojin    class IntSourceNodeToModuleImp(wrapper: LazyModule) extends LazyModuleImp(wrapper) {
40873be64b3SJiawei Lin      val in = IO(Input(Vec(num, Bool())))
40973be64b3SJiawei Lin      in.zip(sourceNode.out.head._1).foreach{ case (i, s) => s := i }
41073be64b3SJiawei Lin    }
411935edac4STang Haojin    lazy val module = new IntSourceNodeToModuleImp(this)
41273be64b3SJiawei Lin  }
41373be64b3SJiawei Lin
414bbe4506dSTang Haojin  val plic = LazyModule(new TLPLIC(PLICParams(soc.PLICRange.base), 8))
41573be64b3SJiawei Lin  val plicSource = LazyModule(new IntSourceNodeToModule(NrExtIntr))
41673be64b3SJiawei Lin
41773be64b3SJiawei Lin  plic.intnode := plicSource.sourceNode
4181bf9a05aSzhanglinjuan  if (enableCHI) { plic.node := device_xbar.get }
41978a8cd25Szhanglinjuan  else { plic.node := peripheralXbar.get }
42073be64b3SJiawei Lin
42134ab1ae9SJiawei Lin  val pll_node = TLRegisterNode(
422bbe4506dSTang Haojin    address = Seq(soc.PLLRange),
42334ab1ae9SJiawei Lin    device = new SimpleDevice("pll_ctrl", Seq()),
42434ab1ae9SJiawei Lin    beatBytes = 8,
42534ab1ae9SJiawei Lin    concurrency = 1
42634ab1ae9SJiawei Lin  )
4271bf9a05aSzhanglinjuan  if (enableCHI) { pll_node := device_xbar.get }
42878a8cd25Szhanglinjuan  else { pll_node := peripheralXbar.get }
42934ab1ae9SJiawei Lin
43073be64b3SJiawei Lin  val debugModule = LazyModule(new DebugModule(NumCores)(p))
43178a8cd25Szhanglinjuan  if (enableCHI) {
4321bf9a05aSzhanglinjuan    debugModule.debug.node := device_xbar.get
43378a8cd25Szhanglinjuan    // TODO: l3_xbar
43478a8cd25Szhanglinjuan    debugModule.debug.dmInner.dmInner.sb2tlOpt.foreach { sb2tl =>
4351bf9a05aSzhanglinjuan      error_xbar.get := sb2tl.node
43678a8cd25Szhanglinjuan    }
43778a8cd25Szhanglinjuan  } else {
43878a8cd25Szhanglinjuan    debugModule.debug.node := peripheralXbar.get
43973be64b3SJiawei Lin    debugModule.debug.dmInner.dmInner.sb2tlOpt.foreach { sb2tl  =>
44076ed5703Schengguanghui      l3_xbar.get := TLBuffer() := TLWidthWidget(1) := sb2tl.node
44173be64b3SJiawei Lin    }
44278a8cd25Szhanglinjuan  }
44373be64b3SJiawei Lin
44498c71602SJiawei Lin  val pma = LazyModule(new TLPMA)
44578a8cd25Szhanglinjuan  if (enableCHI) {
4461bf9a05aSzhanglinjuan    pma.node := TLBuffer.chainNode(4) := device_xbar.get
44778a8cd25Szhanglinjuan  } else {
44878a8cd25Szhanglinjuan    pma.node := TLBuffer.chainNode(4) := peripheralXbar.get
44978a8cd25Szhanglinjuan  }
45098c71602SJiawei Lin
451935edac4STang Haojin  class SoCMiscImp(wrapper: LazyModule) extends LazyModuleImp(wrapper) {
45273be64b3SJiawei Lin
453935edac4STang Haojin    val debug_module_io = IO(new debugModule.DebugModuleIO)
45473be64b3SJiawei Lin    val ext_intrs = IO(Input(UInt(NrExtIntr.W)))
4559e56439dSHazard    val rtc_clock = IO(Input(Bool()))
45634ab1ae9SJiawei Lin    val pll0_lock = IO(Input(Bool()))
45734ab1ae9SJiawei Lin    val pll0_ctrl = IO(Output(Vec(6, UInt(32.W))))
45898c71602SJiawei Lin    val cacheable_check = IO(new TLPMAIO)
4593bf5eac7SXuan Hu    val clintTime = IO(Output(ValidIO(UInt(64.W))))
46073be64b3SJiawei Lin
46173be64b3SJiawei Lin    debugModule.module.io <> debug_module_io
4629b4044e7SYinan Xu
4639b4044e7SYinan Xu    // sync external interrupts
4649b4044e7SYinan Xu    require(plicSource.module.in.length == ext_intrs.getWidth)
4659b4044e7SYinan Xu    for ((plic_in, interrupt) <- plicSource.module.in.zip(ext_intrs.asBools)) {
4669b4044e7SYinan Xu      val ext_intr_sync = RegInit(0.U(3.W))
4679b4044e7SYinan Xu      ext_intr_sync := Cat(ext_intr_sync(1, 0), interrupt)
468e5c40982SYinan Xu      plic_in := ext_intr_sync(2)
4699b4044e7SYinan Xu    }
4709e56439dSHazard
47198c71602SJiawei Lin    pma.module.io <> cacheable_check
47273be64b3SJiawei Lin
47388ca983fSYinan Xu    // positive edge sampling of the lower-speed rtc_clock
47488ca983fSYinan Xu    val rtcTick = RegInit(0.U(3.W))
47588ca983fSYinan Xu    rtcTick := Cat(rtcTick(1, 0), rtc_clock)
47688ca983fSYinan Xu    clint.module.io.rtcTick := rtcTick(1) && !rtcTick(2)
47788ca983fSYinan Xu
47834ab1ae9SJiawei Lin    val pll_ctrl_regs = Seq.fill(6){ RegInit(0.U(32.W)) }
47934ab1ae9SJiawei Lin    val pll_lock = RegNext(next = pll0_lock, init = false.B)
48034ab1ae9SJiawei Lin
4813bf5eac7SXuan Hu    clintTime := clint.module.io.time
4823bf5eac7SXuan Hu
48334ab1ae9SJiawei Lin    pll0_ctrl <> VecInit(pll_ctrl_regs)
48434ab1ae9SJiawei Lin
48534ab1ae9SJiawei Lin    pll_node.regmap(
48634ab1ae9SJiawei Lin      0x000 -> RegFieldGroup(
48734ab1ae9SJiawei Lin        "Pll", Some("PLL ctrl regs"),
48834ab1ae9SJiawei Lin        pll_ctrl_regs.zipWithIndex.map{
48934ab1ae9SJiawei Lin          case (r, i) => RegField(32, r, RegFieldDesc(
49034ab1ae9SJiawei Lin            s"PLL_ctrl_$i",
49134ab1ae9SJiawei Lin            desc = s"PLL ctrl register #$i"
49234ab1ae9SJiawei Lin          ))
49334ab1ae9SJiawei Lin        } :+ RegField.r(32, Cat(0.U(31.W), pll_lock), RegFieldDesc(
49434ab1ae9SJiawei Lin          "PLL_lock",
49534ab1ae9SJiawei Lin          "PLL lock register"
49634ab1ae9SJiawei Lin        ))
49734ab1ae9SJiawei Lin      )
49834ab1ae9SJiawei Lin    )
49973be64b3SJiawei Lin  }
500935edac4STang Haojin
501935edac4STang Haojin  lazy val module = new SoCMiscImp(this)
5020584d3a8SLinJiawei}
50378a8cd25Szhanglinjuan
5044b40434cSzhanglinjuanclass SoCMisc()(implicit p: Parameters) extends MemMisc
5054b40434cSzhanglinjuan  with HaveSlaveAXI4Port
5064b40434cSzhanglinjuan
507