xref: /XiangShan/src/main/scala/system/SoC.scala (revision 4b40434cb8e9fec610aad0fda0e437863b2716ec)
1c6d43980SLemover/***************************************************************************************
2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
4c6d43980SLemover*
5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2.
6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at:
8c6d43980SLemover*          http://license.coscl.org.cn/MulanPSL2
9c6d43980SLemover*
10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13c6d43980SLemover*
14c6d43980SLemover* See the Mulan PSL v2 for more details.
15c6d43980SLemover***************************************************************************************/
16c6d43980SLemover
17006e1884SZihao Yupackage system
18006e1884SZihao Yu
198891a219SYinan Xuimport org.chipsalliance.cde.config.{Field, Parameters}
20006e1884SZihao Yuimport chisel3._
21096ea47eSzhanglinjuanimport chisel3.util._
2298c71602SJiawei Linimport device.{DebugModule, TLPMA, TLPMAIO}
236695f071SYinan Xuimport freechips.rocketchip.amba.axi4._
246695f071SYinan Xuimport freechips.rocketchip.devices.tilelink._
2573be64b3SJiawei Linimport freechips.rocketchip.diplomacy.{AddressSet, IdRange, InModuleBody, LazyModule, LazyModuleImp, MemoryDevice, RegionType, SimpleDevice, TransferSizes}
2673be64b3SJiawei Linimport freechips.rocketchip.interrupts.{IntSourceNode, IntSourcePortSimple}
276695f071SYinan Xuimport freechips.rocketchip.regmapper.{RegField, RegFieldDesc, RegFieldGroup}
2898c71602SJiawei Linimport freechips.rocketchip.tilelink._
2998c71602SJiawei Linimport huancun._
306695f071SYinan Xuimport top.BusPerfMonitor
316695f071SYinan Xuimport utility.{ReqSourceKey, TLClientsMerger, TLEdgeBuffer, TLLogger}
326695f071SYinan Xuimport xiangshan.backend.fu.PMAConst
336695f071SYinan Xuimport xiangshan.{DebugOptionsKey, XSTileKey}
34*4b40434cSzhanglinjuanimport coupledL2.EnableCHI
35a428082bSLinJiawei
362225d46eSJiawei Lincase object SoCParamsKey extends Field[SoCParameters]
372225d46eSJiawei Lin
38a428082bSLinJiaweicase class SoCParameters
39a428082bSLinJiawei(
40a428082bSLinJiawei  EnableILA: Boolean = false,
412f30d658SYinan Xu  PAddrBits: Int = 36,
42c679fdb3Srvcoresjw  extIntrs: Int = 64,
43a1ea7f76SJiawei Lin  L3NBanks: Int = 4,
444f94c0c6SJiawei Lin  L3CacheParamsOpt: Option[HCCacheParameters] = Some(HCCacheParameters(
45d2b20d1aSTang Haojin    name = "L3",
46a1ea7f76SJiawei Lin    level = 3,
47a1ea7f76SJiawei Lin    ways = 8,
48a1ea7f76SJiawei Lin    sets = 2048 // 1MB per bank
49a5b77de4STang Haojin  )),
50*4b40434cSzhanglinjuan  XSTopPrefix: Option[String] = None,
51*4b40434cSzhanglinjuan  NodeIDWidth: Int = 7
522225d46eSJiawei Lin){
532225d46eSJiawei Lin  // L3 configurations
542225d46eSJiawei Lin  val L3InnerBusWidth = 256
552225d46eSJiawei Lin  val L3BlockSize = 64
562225d46eSJiawei Lin  // on chip network configurations
572225d46eSJiawei Lin  val L3OuterBusWidth = 256
582225d46eSJiawei Lin}
592225d46eSJiawei Lin
602225d46eSJiawei Lintrait HasSoCParameter {
612225d46eSJiawei Lin  implicit val p: Parameters
622225d46eSJiawei Lin
632225d46eSJiawei Lin  val soc = p(SoCParamsKey)
642225d46eSJiawei Lin  val debugOpts = p(DebugOptionsKey)
6534ab1ae9SJiawei Lin  val tiles = p(XSTileKey)
6634ab1ae9SJiawei Lin
6734ab1ae9SJiawei Lin  val NumCores = tiles.size
68a428082bSLinJiawei  val EnableILA = soc.EnableILA
692225d46eSJiawei Lin
702225d46eSJiawei Lin  // L3 configurations
712225d46eSJiawei Lin  val L3InnerBusWidth = soc.L3InnerBusWidth
722225d46eSJiawei Lin  val L3BlockSize = soc.L3BlockSize
732225d46eSJiawei Lin  val L3NBanks = soc.L3NBanks
742225d46eSJiawei Lin
752225d46eSJiawei Lin  // on chip network configurations
762225d46eSJiawei Lin  val L3OuterBusWidth = soc.L3OuterBusWidth
772225d46eSJiawei Lin
782225d46eSJiawei Lin  val NrExtIntr = soc.extIntrs
79303b861dSZihao Yu}
80303b861dSZihao Yu
811e3fad10SLinJiaweiclass ILABundle extends Bundle {}
82303b861dSZihao Yu
833e586e47Slinjiawei
8473be64b3SJiawei Linabstract class BaseSoC()(implicit p: Parameters) extends LazyModule with HasSoCParameter {
8573be64b3SJiawei Lin  val bankedNode = BankBinder(L3NBanks, L3BlockSize)
8673be64b3SJiawei Lin  val peripheralXbar = TLXbar()
8773be64b3SJiawei Lin  val l3_xbar = TLXbar()
8859239bc9SJiawei Lin  val l3_banked_xbar = TLXbar()
893e586e47Slinjiawei}
903e586e47Slinjiawei
9173be64b3SJiawei Lin// We adapt the following three traits from rocket-chip.
9273be64b3SJiawei Lin// Source: rocket-chip/src/main/scala/subsystem/Ports.scala
9373be64b3SJiawei Lintrait HaveSlaveAXI4Port {
9473be64b3SJiawei Lin  this: BaseSoC =>
959637c0c6SLinJiawei
9673be64b3SJiawei Lin  val idBits = 14
9773be64b3SJiawei Lin
9873be64b3SJiawei Lin  val l3FrontendAXI4Node = AXI4MasterNode(Seq(AXI4MasterPortParameters(
9973be64b3SJiawei Lin    Seq(AXI4MasterParameters(
10073be64b3SJiawei Lin      name = "dma",
10173be64b3SJiawei Lin      id = IdRange(0, 1 << idBits)
10273be64b3SJiawei Lin    ))
10373be64b3SJiawei Lin  )))
10473be64b3SJiawei Lin  private val errorDevice = LazyModule(new TLError(
10573be64b3SJiawei Lin    params = DevNullParams(
10673be64b3SJiawei Lin      address = Seq(AddressSet(0x0, 0x7fffffffL)),
10773be64b3SJiawei Lin      maxAtomic = 8,
10873be64b3SJiawei Lin      maxTransfer = 64),
10973be64b3SJiawei Lin    beatBytes = L3InnerBusWidth / 8
11073be64b3SJiawei Lin  ))
11173be64b3SJiawei Lin  private val error_xbar = TLXbar()
11273be64b3SJiawei Lin
113acc88887SJiawei Lin  l3_xbar :=
11473be64b3SJiawei Lin    TLFIFOFixer() :=
11508bf93ffSrvcoresjw    TLWidthWidget(32) :=
11673be64b3SJiawei Lin    AXI4ToTL() :=
11773be64b3SJiawei Lin    AXI4UserYanker(Some(1)) :=
11873be64b3SJiawei Lin    AXI4Fragmenter() :=
119be340b14SJiawei Lin    AXI4Buffer() :=
120be340b14SJiawei Lin    AXI4Buffer() :=
12173be64b3SJiawei Lin    AXI4IdIndexer(1) :=
12273be64b3SJiawei Lin    l3FrontendAXI4Node
123acc88887SJiawei Lin  errorDevice.node := l3_xbar
12473be64b3SJiawei Lin
12573be64b3SJiawei Lin  val dma = InModuleBody {
12673be64b3SJiawei Lin    l3FrontendAXI4Node.makeIOs()
12773be64b3SJiawei Lin  }
12873be64b3SJiawei Lin}
12973be64b3SJiawei Lin
13073be64b3SJiawei Lintrait HaveAXI4MemPort {
13173be64b3SJiawei Lin  this: BaseSoC =>
13273be64b3SJiawei Lin  val device = new MemoryDevice
1332f30d658SYinan Xu  // 36-bit physical address
1342f30d658SYinan Xu  val memRange = AddressSet(0x00000000L, 0xfffffffffL).subtract(AddressSet(0x0L, 0x7fffffffL))
13573be64b3SJiawei Lin  val memAXI4SlaveNode = AXI4SlaveNode(Seq(
13673be64b3SJiawei Lin    AXI4SlavePortParameters(
13773be64b3SJiawei Lin      slaves = Seq(
13873be64b3SJiawei Lin        AXI4SlaveParameters(
13973be64b3SJiawei Lin          address = memRange,
14073be64b3SJiawei Lin          regionType = RegionType.UNCACHED,
14173be64b3SJiawei Lin          executable = true,
14273be64b3SJiawei Lin          supportsRead = TransferSizes(1, L3BlockSize),
14373be64b3SJiawei Lin          supportsWrite = TransferSizes(1, L3BlockSize),
14473be64b3SJiawei Lin          interleavedId = Some(0),
14573be64b3SJiawei Lin          resources = device.reg("mem")
1460584d3a8SLinJiawei        )
14773be64b3SJiawei Lin      ),
1486695f071SYinan Xu      beatBytes = L3OuterBusWidth / 8,
1496695f071SYinan Xu      requestKeys = if (debugOpts.FPGAPlatform) Seq() else Seq(ReqSourceKey),
15073be64b3SJiawei Lin    )
15173be64b3SJiawei Lin  ))
15273be64b3SJiawei Lin
15373be64b3SJiawei Lin  val mem_xbar = TLXbar()
1546695f071SYinan Xu  val l3_mem_pmu = BusPerfMonitor(name = "L3_Mem", enable = !debugOpts.FPGAPlatform, stat_latency = true)
15529230e82SJiawei Lin  mem_xbar :=*
156d2b20d1aSTang Haojin    TLBuffer.chainNode(2) :=
157d2b20d1aSTang Haojin    TLCacheCork() :=
158d2b20d1aSTang Haojin    l3_mem_pmu :=
159d2b20d1aSTang Haojin    TLClientsMerger() :=
16029230e82SJiawei Lin    TLXbar() :=*
16129230e82SJiawei Lin    bankedNode
16229230e82SJiawei Lin
16329230e82SJiawei Lin  mem_xbar :=
16429230e82SJiawei Lin    TLWidthWidget(8) :=
165b7291c09SJiawei Lin    TLBuffer.chainNode(3, name = Some("PeripheralXbar_to_MemXbar_buffer")) :=
16629230e82SJiawei Lin    peripheralXbar
16729230e82SJiawei Lin
16829230e82SJiawei Lin  memAXI4SlaveNode :=
169be340b14SJiawei Lin    AXI4Buffer() :=
170acc88887SJiawei Lin    AXI4Buffer() :=
171acc88887SJiawei Lin    AXI4Buffer() :=
17208bf93ffSrvcoresjw    AXI4IdIndexer(idBits = 14) :=
17373be64b3SJiawei Lin    AXI4UserYanker() :=
17473be64b3SJiawei Lin    AXI4Deinterleaver(L3BlockSize) :=
17573be64b3SJiawei Lin    TLToAXI4() :=
176be340b14SJiawei Lin    TLSourceShrinker(64) :=
17773be64b3SJiawei Lin    TLWidthWidget(L3OuterBusWidth / 8) :=
178b7291c09SJiawei Lin    TLBuffer.chainNode(2) :=
17973be64b3SJiawei Lin    mem_xbar
18073be64b3SJiawei Lin
18173be64b3SJiawei Lin  val memory = InModuleBody {
18273be64b3SJiawei Lin    memAXI4SlaveNode.makeIOs()
18373be64b3SJiawei Lin  }
18473be64b3SJiawei Lin}
18573be64b3SJiawei Lin
18673be64b3SJiawei Lintrait HaveAXI4PeripheralPort { this: BaseSoC =>
18773be64b3SJiawei Lin  // on-chip devices: 0x3800_0000 - 0x3fff_ffff 0x0000_0000 - 0x0000_0fff
18873be64b3SJiawei Lin  val onChipPeripheralRange = AddressSet(0x38000000L, 0x07ffffffL)
18973be64b3SJiawei Lin  val uartRange = AddressSet(0x40600000, 0xf)
19073be64b3SJiawei Lin  val uartDevice = new SimpleDevice("serial", Seq("xilinx,uartlite"))
19173be64b3SJiawei Lin  val uartParams = AXI4SlaveParameters(
19273be64b3SJiawei Lin    address = Seq(uartRange),
19373be64b3SJiawei Lin    regionType = RegionType.UNCACHED,
19473be64b3SJiawei Lin    supportsRead = TransferSizes(1, 8),
19573be64b3SJiawei Lin    supportsWrite = TransferSizes(1, 8),
19673be64b3SJiawei Lin    resources = uartDevice.reg
19773be64b3SJiawei Lin  )
19873be64b3SJiawei Lin  val peripheralRange = AddressSet(
19973be64b3SJiawei Lin    0x0, 0x7fffffff
20073be64b3SJiawei Lin  ).subtract(onChipPeripheralRange).flatMap(x => x.subtract(uartRange))
20173be64b3SJiawei Lin  val peripheralNode = AXI4SlaveNode(Seq(AXI4SlavePortParameters(
20273be64b3SJiawei Lin    Seq(AXI4SlaveParameters(
20373be64b3SJiawei Lin      address = peripheralRange,
20473be64b3SJiawei Lin      regionType = RegionType.UNCACHED,
20573be64b3SJiawei Lin      supportsRead = TransferSizes(1, 8),
20673be64b3SJiawei Lin      supportsWrite = TransferSizes(1, 8),
20773be64b3SJiawei Lin      interleavedId = Some(0)
20873be64b3SJiawei Lin    ), uartParams),
20973be64b3SJiawei Lin    beatBytes = 8
21073be64b3SJiawei Lin  )))
21173be64b3SJiawei Lin
21273be64b3SJiawei Lin  peripheralNode :=
2139eca914aSYuan Yuchong    AXI4UserYanker() :=
2149eca914aSYuan Yuchong    AXI4IdIndexer(idBits = 2) :=
21559239bc9SJiawei Lin    AXI4Buffer() :=
21659239bc9SJiawei Lin    AXI4Buffer() :=
217be340b14SJiawei Lin    AXI4Buffer() :=
218be340b14SJiawei Lin    AXI4Buffer() :=
21973be64b3SJiawei Lin    AXI4UserYanker() :=
22073be64b3SJiawei Lin    AXI4Deinterleaver(8) :=
22173be64b3SJiawei Lin    TLToAXI4() :=
222acc88887SJiawei Lin    TLBuffer.chainNode(3) :=
22373be64b3SJiawei Lin    peripheralXbar
22473be64b3SJiawei Lin
22573be64b3SJiawei Lin  val peripheral = InModuleBody {
22673be64b3SJiawei Lin    peripheralNode.makeIOs()
22773be64b3SJiawei Lin  }
22873be64b3SJiawei Lin
22973be64b3SJiawei Lin}
23073be64b3SJiawei Lin
231*4b40434cSzhanglinjuanclass MemMisc()(implicit p: Parameters) extends BaseSoC
23273be64b3SJiawei Lin  with HaveAXI4MemPort
23398c71602SJiawei Lin  with PMAConst
23473be64b3SJiawei Lin{
235*4b40434cSzhanglinjuan  val enableCHI = p(EnableCHI)
236*4b40434cSzhanglinjuan
23773be64b3SJiawei Lin  val peripheral_ports = Array.fill(NumCores) { TLTempNode() }
238*4b40434cSzhanglinjuan  val core_to_l3_ports = if (enableCHI) None else Some(Array.fill(NumCores) { TLTempNode() })
23973be64b3SJiawei Lin
24073be64b3SJiawei Lin  val l3_in = TLTempNode()
24173be64b3SJiawei Lin  val l3_out = TLTempNode()
24273be64b3SJiawei Lin
24329230e82SJiawei Lin  l3_in :*= TLEdgeBuffer(_ => true, Some("L3_in_buffer")) :*= l3_banked_xbar
24462129679Swakafa  bankedNode :*= TLLogger("MEM_L3", !debugOpts.FPGAPlatform && debugOpts.AlwaysBasicDB) :*= l3_out
24573be64b3SJiawei Lin
24673be64b3SJiawei Lin  if(soc.L3CacheParamsOpt.isEmpty){
24773be64b3SJiawei Lin    l3_out :*= l3_in
24873be64b3SJiawei Lin  }
24973be64b3SJiawei Lin
25073be64b3SJiawei Lin  for(port <- peripheral_ports) {
251be340b14SJiawei Lin    peripheralXbar := TLBuffer.chainNode(2, Some("L2_to_L3_peripheral_buffer")) := port
25273be64b3SJiawei Lin  }
25373be64b3SJiawei Lin
254*4b40434cSzhanglinjuan  core_to_l3_ports.foreach { case _ =>
255*4b40434cSzhanglinjuan    for ((core_out, i) <- core_to_l3_ports.get.zipWithIndex){
25629230e82SJiawei Lin      l3_banked_xbar :=*
25762129679Swakafa        TLLogger(s"L3_L2_$i", !debugOpts.FPGAPlatform && debugOpts.AlwaysBasicDB) :=*
25859239bc9SJiawei Lin        TLBuffer() :=
25959239bc9SJiawei Lin        core_out
26073be64b3SJiawei Lin    }
261*4b40434cSzhanglinjuan  }
262acc88887SJiawei Lin  l3_banked_xbar := TLBuffer.chainNode(2) := l3_xbar
26373be64b3SJiawei Lin
26473be64b3SJiawei Lin  val clint = LazyModule(new CLINT(CLINTParams(0x38000000L), 8))
26573be64b3SJiawei Lin  clint.node := peripheralXbar
26673be64b3SJiawei Lin
26773be64b3SJiawei Lin  class IntSourceNodeToModule(val num: Int)(implicit p: Parameters) extends LazyModule {
26873be64b3SJiawei Lin    val sourceNode = IntSourceNode(IntSourcePortSimple(num, ports = 1, sources = 1))
269935edac4STang Haojin    class IntSourceNodeToModuleImp(wrapper: LazyModule) extends LazyModuleImp(wrapper) {
27073be64b3SJiawei Lin      val in = IO(Input(Vec(num, Bool())))
27173be64b3SJiawei Lin      in.zip(sourceNode.out.head._1).foreach{ case (i, s) => s := i }
27273be64b3SJiawei Lin    }
273935edac4STang Haojin    lazy val module = new IntSourceNodeToModuleImp(this)
27473be64b3SJiawei Lin  }
27573be64b3SJiawei Lin
27673be64b3SJiawei Lin  val plic = LazyModule(new TLPLIC(PLICParams(0x3c000000L), 8))
27773be64b3SJiawei Lin  val plicSource = LazyModule(new IntSourceNodeToModule(NrExtIntr))
27873be64b3SJiawei Lin
27973be64b3SJiawei Lin  plic.intnode := plicSource.sourceNode
28073be64b3SJiawei Lin  plic.node := peripheralXbar
28173be64b3SJiawei Lin
28234ab1ae9SJiawei Lin  val pll_node = TLRegisterNode(
28334ab1ae9SJiawei Lin    address = Seq(AddressSet(0x3a000000L, 0xfff)),
28434ab1ae9SJiawei Lin    device = new SimpleDevice("pll_ctrl", Seq()),
28534ab1ae9SJiawei Lin    beatBytes = 8,
28634ab1ae9SJiawei Lin    concurrency = 1
28734ab1ae9SJiawei Lin  )
28834ab1ae9SJiawei Lin  pll_node := peripheralXbar
28934ab1ae9SJiawei Lin
29073be64b3SJiawei Lin  val debugModule = LazyModule(new DebugModule(NumCores)(p))
29173be64b3SJiawei Lin  debugModule.debug.node := peripheralXbar
29273be64b3SJiawei Lin  debugModule.debug.dmInner.dmInner.sb2tlOpt.foreach { sb2tl  =>
2935602d374SLi Qianruo    l3_xbar := TLBuffer() := sb2tl.node
29473be64b3SJiawei Lin  }
29573be64b3SJiawei Lin
29698c71602SJiawei Lin  val pma = LazyModule(new TLPMA)
297ea8d8ca5Srvcoresjw  pma.node :=
298752db3a8SJiawei Lin    TLBuffer.chainNode(4) :=
299ea8d8ca5Srvcoresjw    peripheralXbar
30098c71602SJiawei Lin
301935edac4STang Haojin  class SoCMiscImp(wrapper: LazyModule) extends LazyModuleImp(wrapper) {
30273be64b3SJiawei Lin
303935edac4STang Haojin    val debug_module_io = IO(new debugModule.DebugModuleIO)
30473be64b3SJiawei Lin    val ext_intrs = IO(Input(UInt(NrExtIntr.W)))
3059e56439dSHazard    val rtc_clock = IO(Input(Bool()))
30634ab1ae9SJiawei Lin    val pll0_lock = IO(Input(Bool()))
30734ab1ae9SJiawei Lin    val pll0_ctrl = IO(Output(Vec(6, UInt(32.W))))
30898c71602SJiawei Lin    val cacheable_check = IO(new TLPMAIO)
30973be64b3SJiawei Lin
31073be64b3SJiawei Lin    debugModule.module.io <> debug_module_io
3119b4044e7SYinan Xu
3129b4044e7SYinan Xu    // sync external interrupts
3139b4044e7SYinan Xu    require(plicSource.module.in.length == ext_intrs.getWidth)
3149b4044e7SYinan Xu    for ((plic_in, interrupt) <- plicSource.module.in.zip(ext_intrs.asBools)) {
3159b4044e7SYinan Xu      val ext_intr_sync = RegInit(0.U(3.W))
3169b4044e7SYinan Xu      ext_intr_sync := Cat(ext_intr_sync(1, 0), interrupt)
317e5c40982SYinan Xu      plic_in := ext_intr_sync(2)
3189b4044e7SYinan Xu    }
3199e56439dSHazard
32098c71602SJiawei Lin    pma.module.io <> cacheable_check
32173be64b3SJiawei Lin
32288ca983fSYinan Xu    // positive edge sampling of the lower-speed rtc_clock
32388ca983fSYinan Xu    val rtcTick = RegInit(0.U(3.W))
32488ca983fSYinan Xu    rtcTick := Cat(rtcTick(1, 0), rtc_clock)
32588ca983fSYinan Xu    clint.module.io.rtcTick := rtcTick(1) && !rtcTick(2)
32688ca983fSYinan Xu
32734ab1ae9SJiawei Lin    val pll_ctrl_regs = Seq.fill(6){ RegInit(0.U(32.W)) }
32834ab1ae9SJiawei Lin    val pll_lock = RegNext(next = pll0_lock, init = false.B)
32934ab1ae9SJiawei Lin
33034ab1ae9SJiawei Lin    pll0_ctrl <> VecInit(pll_ctrl_regs)
33134ab1ae9SJiawei Lin
33234ab1ae9SJiawei Lin    pll_node.regmap(
33334ab1ae9SJiawei Lin      0x000 -> RegFieldGroup(
33434ab1ae9SJiawei Lin        "Pll", Some("PLL ctrl regs"),
33534ab1ae9SJiawei Lin        pll_ctrl_regs.zipWithIndex.map{
33634ab1ae9SJiawei Lin          case (r, i) => RegField(32, r, RegFieldDesc(
33734ab1ae9SJiawei Lin            s"PLL_ctrl_$i",
33834ab1ae9SJiawei Lin            desc = s"PLL ctrl register #$i"
33934ab1ae9SJiawei Lin          ))
34034ab1ae9SJiawei Lin        } :+ RegField.r(32, Cat(0.U(31.W), pll_lock), RegFieldDesc(
34134ab1ae9SJiawei Lin          "PLL_lock",
34234ab1ae9SJiawei Lin          "PLL lock register"
34334ab1ae9SJiawei Lin        ))
34434ab1ae9SJiawei Lin      )
34534ab1ae9SJiawei Lin    )
34673be64b3SJiawei Lin  }
347935edac4STang Haojin
348935edac4STang Haojin  lazy val module = new SoCMiscImp(this)
3490584d3a8SLinJiawei}
350*4b40434cSzhanglinjuanclass SoCMisc()(implicit p: Parameters) extends MemMisc
351*4b40434cSzhanglinjuan  with HaveAXI4PeripheralPort
352*4b40434cSzhanglinjuan  with HaveSlaveAXI4Port
353*4b40434cSzhanglinjuan
354