xref: /XiangShan/src/main/scala/system/SoC.scala (revision 2f30d65823c5adea450507620d94de502e9ef7c9)
1c6d43980SLemover/***************************************************************************************
2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
4c6d43980SLemover*
5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2.
6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at:
8c6d43980SLemover*          http://license.coscl.org.cn/MulanPSL2
9c6d43980SLemover*
10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13c6d43980SLemover*
14c6d43980SLemover* See the Mulan PSL v2 for more details.
15c6d43980SLemover***************************************************************************************/
16c6d43980SLemover
17006e1884SZihao Yupackage system
18006e1884SZihao Yu
192225d46eSJiawei Linimport chipsalliance.rocketchip.config.{Field, Parameters}
20006e1884SZihao Yuimport chisel3._
21096ea47eSzhanglinjuanimport chisel3.util._
2273be64b3SJiawei Linimport device.DebugModule
23496c0adfSJiawei Linimport freechips.rocketchip.amba.axi4.{AXI4Buffer, AXI4Deinterleaver, AXI4Fragmenter, AXI4IdIndexer, AXI4MasterNode, AXI4MasterParameters, AXI4MasterPortParameters, AXI4SlaveNode, AXI4SlaveParameters, AXI4SlavePortParameters, AXI4ToTL, AXI4UserYanker}
2473be64b3SJiawei Linimport freechips.rocketchip.devices.tilelink.{CLINT, CLINTParams, DevNullParams, PLICParams, TLError, TLPLIC}
2573be64b3SJiawei Linimport freechips.rocketchip.diplomacy.{AddressSet, IdRange, InModuleBody, LazyModule, LazyModuleImp, MemoryDevice, RegionType, SimpleDevice, TransferSizes}
2673be64b3SJiawei Linimport freechips.rocketchip.interrupts.{IntSourceNode, IntSourcePortSimple}
2734ab1ae9SJiawei Linimport freechips.rocketchip.regmapper.{RegField, RegFieldAccessType, RegFieldDesc, RegFieldGroup}
2834ab1ae9SJiawei Linimport xiangshan.{DebugOptionsKey, HasXSParameter, XSBundle, XSCore, XSCoreParameters, XSTileKey}
290584d3a8SLinJiaweiimport freechips.rocketchip.tile.{BusErrorUnit, BusErrorUnitParams, BusErrors, L1BusErrors}
3034ab1ae9SJiawei Linimport freechips.rocketchip.tilelink.{BankBinder, TLBuffer, TLCacheCork, TLFIFOFixer, TLRegisterNode, TLTempNode, TLToAXI4, TLWidthWidget, TLXbar}
3173be64b3SJiawei Linimport huancun.debug.TLLogger
3234ab1ae9SJiawei Linimport huancun.{BankedXbar, CacheParameters, HCCacheParameters}
3373be64b3SJiawei Linimport top.BusPerfMonitor
34a428082bSLinJiawei
352225d46eSJiawei Lincase object SoCParamsKey extends Field[SoCParameters]
362225d46eSJiawei Lin
37a428082bSLinJiaweicase class SoCParameters
38a428082bSLinJiawei(
39a428082bSLinJiawei  EnableILA: Boolean = false,
40*2f30d658SYinan Xu  PAddrBits: Int = 36,
41175bcfe9SLinJiawei  extIntrs: Int = 150,
42a1ea7f76SJiawei Lin  L3NBanks: Int = 4,
434f94c0c6SJiawei Lin  L3CacheParamsOpt: Option[HCCacheParameters] = Some(HCCacheParameters(
44a1ea7f76SJiawei Lin    name = "l3",
45a1ea7f76SJiawei Lin    level = 3,
46a1ea7f76SJiawei Lin    ways = 8,
47a1ea7f76SJiawei Lin    sets = 2048 // 1MB per bank
484f94c0c6SJiawei Lin  ))
492225d46eSJiawei Lin){
502225d46eSJiawei Lin  // L3 configurations
512225d46eSJiawei Lin  val L3InnerBusWidth = 256
522225d46eSJiawei Lin  val L3BlockSize = 64
532225d46eSJiawei Lin  // on chip network configurations
542225d46eSJiawei Lin  val L3OuterBusWidth = 256
552225d46eSJiawei Lin}
562225d46eSJiawei Lin
572225d46eSJiawei Lintrait HasSoCParameter {
582225d46eSJiawei Lin  implicit val p: Parameters
592225d46eSJiawei Lin
602225d46eSJiawei Lin  val soc = p(SoCParamsKey)
612225d46eSJiawei Lin  val debugOpts = p(DebugOptionsKey)
6234ab1ae9SJiawei Lin  val tiles = p(XSTileKey)
6334ab1ae9SJiawei Lin
6434ab1ae9SJiawei Lin  val NumCores = tiles.size
65a428082bSLinJiawei  val EnableILA = soc.EnableILA
662225d46eSJiawei Lin
672225d46eSJiawei Lin  // L3 configurations
682225d46eSJiawei Lin  val L3InnerBusWidth = soc.L3InnerBusWidth
692225d46eSJiawei Lin  val L3BlockSize = soc.L3BlockSize
702225d46eSJiawei Lin  val L3NBanks = soc.L3NBanks
712225d46eSJiawei Lin
722225d46eSJiawei Lin  // on chip network configurations
732225d46eSJiawei Lin  val L3OuterBusWidth = soc.L3OuterBusWidth
742225d46eSJiawei Lin
752225d46eSJiawei Lin  val NrExtIntr = soc.extIntrs
76303b861dSZihao Yu}
77303b861dSZihao Yu
781e3fad10SLinJiaweiclass ILABundle extends Bundle {}
79303b861dSZihao Yu
803e586e47Slinjiawei
8173be64b3SJiawei Linabstract class BaseSoC()(implicit p: Parameters) extends LazyModule with HasSoCParameter {
8273be64b3SJiawei Lin  val bankedNode = BankBinder(L3NBanks, L3BlockSize)
8373be64b3SJiawei Lin  val peripheralXbar = TLXbar()
8473be64b3SJiawei Lin  val l3_xbar = TLXbar()
8534ab1ae9SJiawei Lin  val l3_banked_xbar = BankedXbar(tiles.head.L2NBanks)
863e586e47Slinjiawei}
873e586e47Slinjiawei
8873be64b3SJiawei Lin// We adapt the following three traits from rocket-chip.
8973be64b3SJiawei Lin// Source: rocket-chip/src/main/scala/subsystem/Ports.scala
9073be64b3SJiawei Lintrait HaveSlaveAXI4Port {
9173be64b3SJiawei Lin  this: BaseSoC =>
929637c0c6SLinJiawei
9373be64b3SJiawei Lin  val idBits = 14
9473be64b3SJiawei Lin
9573be64b3SJiawei Lin  val l3FrontendAXI4Node = AXI4MasterNode(Seq(AXI4MasterPortParameters(
9673be64b3SJiawei Lin    Seq(AXI4MasterParameters(
9773be64b3SJiawei Lin      name = "dma",
9873be64b3SJiawei Lin      id = IdRange(0, 1 << idBits)
9973be64b3SJiawei Lin    ))
10073be64b3SJiawei Lin  )))
10173be64b3SJiawei Lin  private val errorDevice = LazyModule(new TLError(
10273be64b3SJiawei Lin    params = DevNullParams(
10373be64b3SJiawei Lin      address = Seq(AddressSet(0x0, 0x7fffffffL)),
10473be64b3SJiawei Lin      maxAtomic = 8,
10573be64b3SJiawei Lin      maxTransfer = 64),
10673be64b3SJiawei Lin    beatBytes = L3InnerBusWidth / 8
10773be64b3SJiawei Lin  ))
10873be64b3SJiawei Lin  private val error_xbar = TLXbar()
10973be64b3SJiawei Lin
11073be64b3SJiawei Lin  error_xbar :=
11173be64b3SJiawei Lin    TLFIFOFixer() :=
11273be64b3SJiawei Lin    TLWidthWidget(16) :=
11373be64b3SJiawei Lin    AXI4ToTL() :=
11473be64b3SJiawei Lin    AXI4UserYanker(Some(1)) :=
11573be64b3SJiawei Lin    AXI4Fragmenter() :=
11673be64b3SJiawei Lin    AXI4IdIndexer(1) :=
11773be64b3SJiawei Lin    l3FrontendAXI4Node
11873be64b3SJiawei Lin  errorDevice.node := error_xbar
11973be64b3SJiawei Lin  l3_xbar :=
12073be64b3SJiawei Lin    TLBuffer() :=
12173be64b3SJiawei Lin    error_xbar
12273be64b3SJiawei Lin
12373be64b3SJiawei Lin  val dma = InModuleBody {
12473be64b3SJiawei Lin    l3FrontendAXI4Node.makeIOs()
12573be64b3SJiawei Lin  }
12673be64b3SJiawei Lin}
12773be64b3SJiawei Lin
12873be64b3SJiawei Lintrait HaveAXI4MemPort {
12973be64b3SJiawei Lin  this: BaseSoC =>
13073be64b3SJiawei Lin  val device = new MemoryDevice
131*2f30d658SYinan Xu  // 36-bit physical address
132*2f30d658SYinan Xu  val memRange = AddressSet(0x00000000L, 0xfffffffffL).subtract(AddressSet(0x0L, 0x7fffffffL))
13373be64b3SJiawei Lin  val memAXI4SlaveNode = AXI4SlaveNode(Seq(
13473be64b3SJiawei Lin    AXI4SlavePortParameters(
13573be64b3SJiawei Lin      slaves = Seq(
13673be64b3SJiawei Lin        AXI4SlaveParameters(
13773be64b3SJiawei Lin          address = memRange,
13873be64b3SJiawei Lin          regionType = RegionType.UNCACHED,
13973be64b3SJiawei Lin          executable = true,
14073be64b3SJiawei Lin          supportsRead = TransferSizes(1, L3BlockSize),
14173be64b3SJiawei Lin          supportsWrite = TransferSizes(1, L3BlockSize),
14273be64b3SJiawei Lin          interleavedId = Some(0),
14373be64b3SJiawei Lin          resources = device.reg("mem")
1440584d3a8SLinJiawei        )
14573be64b3SJiawei Lin      ),
14673be64b3SJiawei Lin      beatBytes = L3OuterBusWidth / 8
14773be64b3SJiawei Lin    )
14873be64b3SJiawei Lin  ))
14973be64b3SJiawei Lin
150496c0adfSJiawei Lin  def mem_buffN(n: Int) = {
151496c0adfSJiawei Lin    val buffers = (0 until n).map(_ => AXI4Buffer())
152496c0adfSJiawei Lin    buffers.reduce((l, r) => l := r)
153496c0adfSJiawei Lin    (buffers.head, buffers.last)
154496c0adfSJiawei Lin  }
15573be64b3SJiawei Lin  val mem_xbar = TLXbar()
156496c0adfSJiawei Lin  mem_xbar :=* TLCacheCork() :=* bankedNode
157*2f30d658SYinan Xu  mem_xbar := TLBuffer() := TLWidthWidget(8) := TLBuffer() := peripheralXbar
158496c0adfSJiawei Lin  val (buf_l, buf_r) = mem_buffN(5)
159496c0adfSJiawei Lin  memAXI4SlaveNode := buf_l
160496c0adfSJiawei Lin  buf_r :=
16173be64b3SJiawei Lin    AXI4UserYanker() :=
16273be64b3SJiawei Lin    AXI4Deinterleaver(L3BlockSize) :=
16373be64b3SJiawei Lin    TLToAXI4() :=
16473be64b3SJiawei Lin    TLWidthWidget(L3OuterBusWidth / 8) :=
16573be64b3SJiawei Lin    mem_xbar
16673be64b3SJiawei Lin
16773be64b3SJiawei Lin  val memory = InModuleBody {
16873be64b3SJiawei Lin    memAXI4SlaveNode.makeIOs()
16973be64b3SJiawei Lin  }
17073be64b3SJiawei Lin}
17173be64b3SJiawei Lin
17273be64b3SJiawei Lintrait HaveAXI4PeripheralPort { this: BaseSoC =>
17373be64b3SJiawei Lin  // on-chip devices: 0x3800_0000 - 0x3fff_ffff 0x0000_0000 - 0x0000_0fff
17473be64b3SJiawei Lin  val onChipPeripheralRange = AddressSet(0x38000000L, 0x07ffffffL)
17573be64b3SJiawei Lin  val uartRange = AddressSet(0x40600000, 0xf)
17673be64b3SJiawei Lin  val uartDevice = new SimpleDevice("serial", Seq("xilinx,uartlite"))
17773be64b3SJiawei Lin  val uartParams = AXI4SlaveParameters(
17873be64b3SJiawei Lin    address = Seq(uartRange),
17973be64b3SJiawei Lin    regionType = RegionType.UNCACHED,
18073be64b3SJiawei Lin    supportsRead = TransferSizes(1, 8),
18173be64b3SJiawei Lin    supportsWrite = TransferSizes(1, 8),
18273be64b3SJiawei Lin    resources = uartDevice.reg
18373be64b3SJiawei Lin  )
18473be64b3SJiawei Lin  val peripheralRange = AddressSet(
18573be64b3SJiawei Lin    0x0, 0x7fffffff
18673be64b3SJiawei Lin  ).subtract(onChipPeripheralRange).flatMap(x => x.subtract(uartRange))
18773be64b3SJiawei Lin  val peripheralNode = AXI4SlaveNode(Seq(AXI4SlavePortParameters(
18873be64b3SJiawei Lin    Seq(AXI4SlaveParameters(
18973be64b3SJiawei Lin      address = peripheralRange,
19073be64b3SJiawei Lin      regionType = RegionType.UNCACHED,
19173be64b3SJiawei Lin      supportsRead = TransferSizes(1, 8),
19273be64b3SJiawei Lin      supportsWrite = TransferSizes(1, 8),
19373be64b3SJiawei Lin      interleavedId = Some(0)
19473be64b3SJiawei Lin    ), uartParams),
19573be64b3SJiawei Lin    beatBytes = 8
19673be64b3SJiawei Lin  )))
19773be64b3SJiawei Lin
19873be64b3SJiawei Lin  peripheralNode :=
19973be64b3SJiawei Lin    AXI4UserYanker() :=
20073be64b3SJiawei Lin    AXI4Deinterleaver(8) :=
20173be64b3SJiawei Lin    TLToAXI4() :=
20273be64b3SJiawei Lin    peripheralXbar
20373be64b3SJiawei Lin
20473be64b3SJiawei Lin  val peripheral = InModuleBody {
20573be64b3SJiawei Lin    peripheralNode.makeIOs()
20673be64b3SJiawei Lin  }
20773be64b3SJiawei Lin
20873be64b3SJiawei Lin}
20973be64b3SJiawei Lin
21073be64b3SJiawei Linclass SoCMisc()(implicit p: Parameters) extends BaseSoC
21173be64b3SJiawei Lin  with HaveAXI4MemPort
21273be64b3SJiawei Lin  with HaveAXI4PeripheralPort
21373be64b3SJiawei Lin  with HaveSlaveAXI4Port
21473be64b3SJiawei Lin{
21573be64b3SJiawei Lin  val peripheral_ports = Array.fill(NumCores) { TLTempNode() }
21673be64b3SJiawei Lin  val core_to_l3_ports = Array.fill(NumCores) { TLTempNode() }
21773be64b3SJiawei Lin
21873be64b3SJiawei Lin  val l3_in = TLTempNode()
21973be64b3SJiawei Lin  val l3_out = TLTempNode()
22073be64b3SJiawei Lin  val l3_mem_pmu = BusPerfMonitor(enable = !debugOpts.FPGAPlatform)
22173be64b3SJiawei Lin
222a9f27ba2SJiawei Lin  l3_in :*= l3_banked_xbar
22373be64b3SJiawei Lin  bankedNode :*= TLLogger("MEM_L3", !debugOpts.FPGAPlatform) :*= l3_mem_pmu :*= l3_out
22473be64b3SJiawei Lin
22573be64b3SJiawei Lin  if(soc.L3CacheParamsOpt.isEmpty){
22673be64b3SJiawei Lin    l3_out :*= l3_in
22773be64b3SJiawei Lin  }
22873be64b3SJiawei Lin
22973be64b3SJiawei Lin  for(port <- peripheral_ports) {
23073be64b3SJiawei Lin    peripheralXbar := port
23173be64b3SJiawei Lin  }
23273be64b3SJiawei Lin
23373be64b3SJiawei Lin  for ((core_out, i) <- core_to_l3_ports.zipWithIndex){
234a9f27ba2SJiawei Lin    l3_banked_xbar :=* TLLogger(s"L3_L2_$i", !debugOpts.FPGAPlatform) :=* core_out
23573be64b3SJiawei Lin  }
23634ab1ae9SJiawei Lin  l3_banked_xbar :=* BankBinder(tiles.head.L2NBanks, L3BlockSize) :*= l3_xbar
23773be64b3SJiawei Lin
23873be64b3SJiawei Lin  val clint = LazyModule(new CLINT(CLINTParams(0x38000000L), 8))
23973be64b3SJiawei Lin  clint.node := peripheralXbar
24073be64b3SJiawei Lin
24173be64b3SJiawei Lin  class IntSourceNodeToModule(val num: Int)(implicit p: Parameters) extends LazyModule {
24273be64b3SJiawei Lin    val sourceNode = IntSourceNode(IntSourcePortSimple(num, ports = 1, sources = 1))
24373be64b3SJiawei Lin    lazy val module = new LazyModuleImp(this){
24473be64b3SJiawei Lin      val in = IO(Input(Vec(num, Bool())))
24573be64b3SJiawei Lin      in.zip(sourceNode.out.head._1).foreach{ case (i, s) => s := i }
24673be64b3SJiawei Lin    }
24773be64b3SJiawei Lin  }
24873be64b3SJiawei Lin
24973be64b3SJiawei Lin  val plic = LazyModule(new TLPLIC(PLICParams(0x3c000000L), 8))
25073be64b3SJiawei Lin  val plicSource = LazyModule(new IntSourceNodeToModule(NrExtIntr))
25173be64b3SJiawei Lin
25273be64b3SJiawei Lin  plic.intnode := plicSource.sourceNode
25373be64b3SJiawei Lin  plic.node := peripheralXbar
25473be64b3SJiawei Lin
25534ab1ae9SJiawei Lin  val pll_node = TLRegisterNode(
25634ab1ae9SJiawei Lin    address = Seq(AddressSet(0x3a000000L, 0xfff)),
25734ab1ae9SJiawei Lin    device = new SimpleDevice("pll_ctrl", Seq()),
25834ab1ae9SJiawei Lin    beatBytes = 8,
25934ab1ae9SJiawei Lin    concurrency = 1
26034ab1ae9SJiawei Lin  )
26134ab1ae9SJiawei Lin  pll_node := peripheralXbar
26234ab1ae9SJiawei Lin
26373be64b3SJiawei Lin  val debugModule = LazyModule(new DebugModule(NumCores)(p))
26473be64b3SJiawei Lin  debugModule.debug.node := peripheralXbar
26573be64b3SJiawei Lin  debugModule.debug.dmInner.dmInner.sb2tlOpt.foreach { sb2tl  =>
26673be64b3SJiawei Lin    l3_xbar := TLBuffer() := TLWidthWidget(1) := sb2tl.node
26773be64b3SJiawei Lin  }
26873be64b3SJiawei Lin
26973be64b3SJiawei Lin  lazy val module = new LazyModuleImp(this){
27073be64b3SJiawei Lin
27173be64b3SJiawei Lin    val debug_module_io = IO(chiselTypeOf(debugModule.module.io))
27273be64b3SJiawei Lin    val ext_intrs = IO(Input(UInt(NrExtIntr.W)))
27334ab1ae9SJiawei Lin    val pll0_lock = IO(Input(Bool()))
27434ab1ae9SJiawei Lin    val pll0_ctrl = IO(Output(Vec(6, UInt(32.W))))
27573be64b3SJiawei Lin
27673be64b3SJiawei Lin    debugModule.module.io <> debug_module_io
27773be64b3SJiawei Lin    plicSource.module.in := ext_intrs.asBools
27873be64b3SJiawei Lin
27973be64b3SJiawei Lin    val freq = 100
28073be64b3SJiawei Lin    val cnt = RegInit(freq.U)
28173be64b3SJiawei Lin    val tick = cnt === 0.U
28273be64b3SJiawei Lin    cnt := Mux(tick, freq.U, cnt - 1.U)
28373be64b3SJiawei Lin    clint.module.io.rtcTick := tick
28434ab1ae9SJiawei Lin
28534ab1ae9SJiawei Lin    val pll_ctrl_regs = Seq.fill(6){ RegInit(0.U(32.W)) }
28634ab1ae9SJiawei Lin    val pll_lock = RegNext(next = pll0_lock, init = false.B)
28734ab1ae9SJiawei Lin
28834ab1ae9SJiawei Lin    pll0_ctrl <> VecInit(pll_ctrl_regs)
28934ab1ae9SJiawei Lin
29034ab1ae9SJiawei Lin    pll_node.regmap(
29134ab1ae9SJiawei Lin      0x000 -> RegFieldGroup(
29234ab1ae9SJiawei Lin        "Pll", Some("PLL ctrl regs"),
29334ab1ae9SJiawei Lin        pll_ctrl_regs.zipWithIndex.map{
29434ab1ae9SJiawei Lin          case (r, i) => RegField(32, r, RegFieldDesc(
29534ab1ae9SJiawei Lin            s"PLL_ctrl_$i",
29634ab1ae9SJiawei Lin            desc = s"PLL ctrl register #$i"
29734ab1ae9SJiawei Lin          ))
29834ab1ae9SJiawei Lin        } :+ RegField.r(32, Cat(0.U(31.W), pll_lock), RegFieldDesc(
29934ab1ae9SJiawei Lin          "PLL_lock",
30034ab1ae9SJiawei Lin          "PLL lock register"
30134ab1ae9SJiawei Lin        ))
30234ab1ae9SJiawei Lin      )
30334ab1ae9SJiawei Lin    )
30473be64b3SJiawei Lin  }
3050584d3a8SLinJiawei}
306