xref: /XiangShan/src/main/scala/system/SoC.scala (revision 06076152ef9ad09fb68819b70920de5e05902b54)
1c6d43980SLemover/***************************************************************************************
2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
4c6d43980SLemover*
5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2.
6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at:
8c6d43980SLemover*          http://license.coscl.org.cn/MulanPSL2
9c6d43980SLemover*
10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13c6d43980SLemover*
14c6d43980SLemover* See the Mulan PSL v2 for more details.
15c6d43980SLemover***************************************************************************************/
16c6d43980SLemover
17006e1884SZihao Yupackage system
18006e1884SZihao Yu
198891a219SYinan Xuimport org.chipsalliance.cde.config.{Field, Parameters}
20006e1884SZihao Yuimport chisel3._
21096ea47eSzhanglinjuanimport chisel3.util._
2298c71602SJiawei Linimport device.{DebugModule, TLPMA, TLPMAIO}
236695f071SYinan Xuimport freechips.rocketchip.amba.axi4._
24bbe4506dSTang Haojinimport freechips.rocketchip.devices.debug.DebugModuleKey
256695f071SYinan Xuimport freechips.rocketchip.devices.tilelink._
2673be64b3SJiawei Linimport freechips.rocketchip.diplomacy.{AddressSet, IdRange, InModuleBody, LazyModule, LazyModuleImp, MemoryDevice, RegionType, SimpleDevice, TransferSizes}
2773be64b3SJiawei Linimport freechips.rocketchip.interrupts.{IntSourceNode, IntSourcePortSimple}
286695f071SYinan Xuimport freechips.rocketchip.regmapper.{RegField, RegFieldDesc, RegFieldGroup}
2998c71602SJiawei Linimport freechips.rocketchip.tilelink._
308537b88aSTang Haojinimport freechips.rocketchip.util.AsyncQueueParams
3198c71602SJiawei Linimport huancun._
326695f071SYinan Xuimport top.BusPerfMonitor
336695f071SYinan Xuimport utility.{ReqSourceKey, TLClientsMerger, TLEdgeBuffer, TLLogger}
346695f071SYinan Xuimport xiangshan.backend.fu.PMAConst
356695f071SYinan Xuimport xiangshan.{DebugOptionsKey, XSTileKey}
365c060727Ssumailyycimport coupledL2.{EnableCHI, L2Param}
378537b88aSTang Haojinimport coupledL2.tl2chi.CHIIssue
385c060727Ssumailyycimport openLLC.OpenLLCParam
39bbe4506dSTang Haojinimport xiangshan.PMParameKey
40a428082bSLinJiawei
412225d46eSJiawei Lincase object SoCParamsKey extends Field[SoCParameters]
422225d46eSJiawei Lin
43a428082bSLinJiaweicase class SoCParameters
44a428082bSLinJiawei(
45a428082bSLinJiawei  EnableILA: Boolean = false,
463ea4388cSHaoyuan Feng  PAddrBits: Int = 48,
4745def856STang Haojin  PmemRanges: Seq[(BigInt, BigInt)] = Seq((0x80000000L, 0x80000000000L)),
48bbe4506dSTang Haojin  CLINTRange: AddressSet = AddressSet(0x38000000L, CLINTConsts.size - 1),
49bbe4506dSTang Haojin  BEURange: AddressSet = AddressSet(0x38010000L, 0xfff),
50bbe4506dSTang Haojin  PLICRange: AddressSet = AddressSet(0x3c000000L, PLICConsts.size(PLICConsts.maxMaxHarts) - 1),
51bbe4506dSTang Haojin  PLLRange: AddressSet = AddressSet(0x3a000000L, 0xfff),
52bbe4506dSTang Haojin  UARTLiteForDTS: Boolean = true, // should be false in SimMMIO
53c679fdb3Srvcoresjw  extIntrs: Int = 64,
54a1ea7f76SJiawei Lin  L3NBanks: Int = 4,
554f94c0c6SJiawei Lin  L3CacheParamsOpt: Option[HCCacheParameters] = Some(HCCacheParameters(
56d2b20d1aSTang Haojin    name = "L3",
57a1ea7f76SJiawei Lin    level = 3,
58a1ea7f76SJiawei Lin    ways = 8,
59a1ea7f76SJiawei Lin    sets = 2048 // 1MB per bank
60a5b77de4STang Haojin  )),
615c060727Ssumailyyc  OpenLLCParamsOpt: Option[OpenLLCParam] = Some(OpenLLCParam(
625c060727Ssumailyyc    name = "LLC",
635c060727Ssumailyyc    ways = 8,
645c060727Ssumailyyc    sets = 2048,
655c060727Ssumailyyc    banks = 4,
665c060727Ssumailyyc    clientCaches = Seq(L2Param())
675c060727Ssumailyyc  )),
684b40434cSzhanglinjuan  XSTopPrefix: Option[String] = None,
698537b88aSTang Haojin  NodeIDWidthList: Map[String, Int] = Map(
708537b88aSTang Haojin    "B" -> 7,
718537b88aSTang Haojin    "E.b" -> 11
728537b88aSTang Haojin  ),
73007f6122SXuan Hu  NumHart: Int = 64,
74007f6122SXuan Hu  NumIRFiles: Int = 7,
75007f6122SXuan Hu  NumIRSrc: Int = 256,
76720dd621STang Haojin  UseXSNoCTop: Boolean = false,
77007f6122SXuan Hu  IMSICUseTL: Boolean = false,
78*06076152Syulightenyu  EnableCHIAsyncBridge: Option[AsyncQueueParams] = Some(AsyncQueueParams(depth = 16, sync = 3, safe = false)),
797ff4ebdcSTang Haojin  EnableClintAsyncBridge: Option[AsyncQueueParams] = Some(AsyncQueueParams(depth = 1, sync = 3, safe = false))
802225d46eSJiawei Lin){
812225d46eSJiawei Lin  // L3 configurations
822225d46eSJiawei Lin  val L3InnerBusWidth = 256
832225d46eSJiawei Lin  val L3BlockSize = 64
842225d46eSJiawei Lin  // on chip network configurations
852225d46eSJiawei Lin  val L3OuterBusWidth = 256
86bbe4506dSTang Haojin  val UARTLiteRange = AddressSet(0x40600000, if (UARTLiteForDTS) 0x3f else 0xf)
872225d46eSJiawei Lin}
882225d46eSJiawei Lin
892225d46eSJiawei Lintrait HasSoCParameter {
902225d46eSJiawei Lin  implicit val p: Parameters
912225d46eSJiawei Lin
922225d46eSJiawei Lin  val soc = p(SoCParamsKey)
932225d46eSJiawei Lin  val debugOpts = p(DebugOptionsKey)
9434ab1ae9SJiawei Lin  val tiles = p(XSTileKey)
9578a8cd25Szhanglinjuan  val enableCHI = p(EnableCHI)
968537b88aSTang Haojin  val issue = p(CHIIssue)
9734ab1ae9SJiawei Lin
9834ab1ae9SJiawei Lin  val NumCores = tiles.size
99a428082bSLinJiawei  val EnableILA = soc.EnableILA
1002225d46eSJiawei Lin
1012225d46eSJiawei Lin  // L3 configurations
1022225d46eSJiawei Lin  val L3InnerBusWidth = soc.L3InnerBusWidth
1032225d46eSJiawei Lin  val L3BlockSize = soc.L3BlockSize
1042225d46eSJiawei Lin  val L3NBanks = soc.L3NBanks
1052225d46eSJiawei Lin
1062225d46eSJiawei Lin  // on chip network configurations
1072225d46eSJiawei Lin  val L3OuterBusWidth = soc.L3OuterBusWidth
1082225d46eSJiawei Lin
1092225d46eSJiawei Lin  val NrExtIntr = soc.extIntrs
110007f6122SXuan Hu
111007f6122SXuan Hu  val SetIpNumValidSize = soc.NumHart * soc.NumIRFiles
112007f6122SXuan Hu
113007f6122SXuan Hu  val NumIRSrc = soc.NumIRSrc
114e2725c9eSzhanglinjuan
115e2725c9eSzhanglinjuan  val EnableCHIAsyncBridge = if (enableCHI && soc.EnableCHIAsyncBridge.isDefined)
116e2725c9eSzhanglinjuan    soc.EnableCHIAsyncBridge else None
117e2725c9eSzhanglinjuan  val EnableClintAsyncBridge = soc.EnableClintAsyncBridge
118303b861dSZihao Yu}
119303b861dSZihao Yu
120bbe4506dSTang Haojintrait HasPeripheralRanges {
121bbe4506dSTang Haojin  implicit val p: Parameters
122bbe4506dSTang Haojin
123bbe4506dSTang Haojin  private def soc = p(SoCParamsKey)
124bbe4506dSTang Haojin  private def dm = p(DebugModuleKey)
125bbe4506dSTang Haojin  private def pmParams = p(PMParameKey)
126bbe4506dSTang Haojin
127bbe4506dSTang Haojin  private def mmpma = pmParams.mmpma
128bbe4506dSTang Haojin
129bbe4506dSTang Haojin  def onChipPeripheralRanges: Map[String, AddressSet] = Map(
130bbe4506dSTang Haojin    "CLINT" -> soc.CLINTRange,
131bbe4506dSTang Haojin    "BEU"   -> soc.BEURange,
132bbe4506dSTang Haojin    "PLIC"  -> soc.PLICRange,
133bbe4506dSTang Haojin    "PLL"   -> soc.PLLRange,
134bbe4506dSTang Haojin    "UART"  -> soc.UARTLiteRange,
135bbe4506dSTang Haojin    "DEBUG" -> dm.get.address,
136bbe4506dSTang Haojin    "MMPMA" -> AddressSet(mmpma.address, mmpma.mask)
137bbe4506dSTang Haojin  ) ++ (
138bbe4506dSTang Haojin    if (soc.L3CacheParamsOpt.map(_.ctrl.isDefined).getOrElse(false))
139bbe4506dSTang Haojin      Map("L3CTL" -> AddressSet(soc.L3CacheParamsOpt.get.ctrl.get.address, 0xffff))
140bbe4506dSTang Haojin    else
141bbe4506dSTang Haojin      Map()
142bbe4506dSTang Haojin  )
143bbe4506dSTang Haojin
144bbe4506dSTang Haojin  def peripheralRange = onChipPeripheralRanges.values.foldLeft(Seq(AddressSet(0x0, 0x7fffffffL))) { (acc, x) =>
145bbe4506dSTang Haojin    acc.flatMap(_.subtract(x))
146bbe4506dSTang Haojin  }
147bbe4506dSTang Haojin}
148bbe4506dSTang Haojin
1491e3fad10SLinJiaweiclass ILABundle extends Bundle {}
150303b861dSZihao Yu
1513e586e47Slinjiawei
152bbe4506dSTang Haojinabstract class BaseSoC()(implicit p: Parameters) extends LazyModule with HasSoCParameter with HasPeripheralRanges {
15378a8cd25Szhanglinjuan  val bankedNode = Option.when(!enableCHI)(BankBinder(L3NBanks, L3BlockSize))
15478a8cd25Szhanglinjuan  val peripheralXbar = Option.when(!enableCHI)(TLXbar())
1551bf9a05aSzhanglinjuan  val l3_xbar = Option.when(!enableCHI)(TLXbar())
1561bf9a05aSzhanglinjuan  val l3_banked_xbar = Option.when(!enableCHI)(TLXbar())
15778a8cd25Szhanglinjuan
1581bf9a05aSzhanglinjuan  val soc_xbar = Option.when(enableCHI)(AXI4Xbar())
1593e586e47Slinjiawei}
1603e586e47Slinjiawei
16173be64b3SJiawei Lin// We adapt the following three traits from rocket-chip.
16273be64b3SJiawei Lin// Source: rocket-chip/src/main/scala/subsystem/Ports.scala
16373be64b3SJiawei Lintrait HaveSlaveAXI4Port {
16473be64b3SJiawei Lin  this: BaseSoC =>
1659637c0c6SLinJiawei
16673be64b3SJiawei Lin  val idBits = 14
16773be64b3SJiawei Lin
16873be64b3SJiawei Lin  val l3FrontendAXI4Node = AXI4MasterNode(Seq(AXI4MasterPortParameters(
16973be64b3SJiawei Lin    Seq(AXI4MasterParameters(
17073be64b3SJiawei Lin      name = "dma",
17173be64b3SJiawei Lin      id = IdRange(0, 1 << idBits)
17273be64b3SJiawei Lin    ))
17373be64b3SJiawei Lin  )))
1741bf9a05aSzhanglinjuan
1751bf9a05aSzhanglinjuan  if (l3_xbar.isDefined) {
1761bf9a05aSzhanglinjuan    val errorDevice = LazyModule(new TLError(
17773be64b3SJiawei Lin      params = DevNullParams(
17873be64b3SJiawei Lin        address = Seq(AddressSet(0x0, 0x7fffffffL)),
17973be64b3SJiawei Lin        maxAtomic = 8,
18073be64b3SJiawei Lin        maxTransfer = 64),
18173be64b3SJiawei Lin      beatBytes = L3InnerBusWidth / 8
18273be64b3SJiawei Lin    ))
1831bf9a05aSzhanglinjuan    errorDevice.node :=
1841bf9a05aSzhanglinjuan      l3_xbar.get :=
18573be64b3SJiawei Lin      TLFIFOFixer() :=
18608bf93ffSrvcoresjw      TLWidthWidget(32) :=
18773be64b3SJiawei Lin      AXI4ToTL() :=
18873be64b3SJiawei Lin      AXI4UserYanker(Some(1)) :=
18973be64b3SJiawei Lin      AXI4Fragmenter() :=
190be340b14SJiawei Lin      AXI4Buffer() :=
191be340b14SJiawei Lin      AXI4Buffer() :=
19273be64b3SJiawei Lin      AXI4IdIndexer(1) :=
19373be64b3SJiawei Lin      l3FrontendAXI4Node
1941bf9a05aSzhanglinjuan  }
19573be64b3SJiawei Lin
19673be64b3SJiawei Lin  val dma = InModuleBody {
19773be64b3SJiawei Lin    l3FrontendAXI4Node.makeIOs()
19873be64b3SJiawei Lin  }
19973be64b3SJiawei Lin}
20073be64b3SJiawei Lin
20173be64b3SJiawei Lintrait HaveAXI4MemPort {
20273be64b3SJiawei Lin  this: BaseSoC =>
20373be64b3SJiawei Lin  val device = new MemoryDevice
2043ea4388cSHaoyuan Feng  // 48-bit physical address
2053ea4388cSHaoyuan Feng  val memRange = AddressSet(0x00000000L, 0xffffffffffffL).subtract(AddressSet(0x0L, 0x7fffffffL))
20673be64b3SJiawei Lin  val memAXI4SlaveNode = AXI4SlaveNode(Seq(
20773be64b3SJiawei Lin    AXI4SlavePortParameters(
20873be64b3SJiawei Lin      slaves = Seq(
20973be64b3SJiawei Lin        AXI4SlaveParameters(
21073be64b3SJiawei Lin          address = memRange,
21173be64b3SJiawei Lin          regionType = RegionType.UNCACHED,
21273be64b3SJiawei Lin          executable = true,
21373be64b3SJiawei Lin          supportsRead = TransferSizes(1, L3BlockSize),
21473be64b3SJiawei Lin          supportsWrite = TransferSizes(1, L3BlockSize),
21573be64b3SJiawei Lin          interleavedId = Some(0),
21673be64b3SJiawei Lin          resources = device.reg("mem")
2170584d3a8SLinJiawei        )
21873be64b3SJiawei Lin      ),
2196695f071SYinan Xu      beatBytes = L3OuterBusWidth / 8,
2206695f071SYinan Xu      requestKeys = if (debugOpts.FPGAPlatform) Seq() else Seq(ReqSourceKey),
22173be64b3SJiawei Lin    )
22273be64b3SJiawei Lin  ))
22373be64b3SJiawei Lin
22473be64b3SJiawei Lin  val mem_xbar = TLXbar()
22578a8cd25Szhanglinjuan  val l3_mem_pmu = BusPerfMonitor(name = "L3_Mem", enable = !debugOpts.FPGAPlatform && !enableCHI, stat_latency = true)
22678a8cd25Szhanglinjuan  val axi4mem_node = AXI4IdentityNode()
22778a8cd25Szhanglinjuan
22878a8cd25Szhanglinjuan  if (enableCHI) {
22978a8cd25Szhanglinjuan    axi4mem_node :=
2301bf9a05aSzhanglinjuan      soc_xbar.get
23178a8cd25Szhanglinjuan  } else {
23229230e82SJiawei Lin    mem_xbar :=*
233d2b20d1aSTang Haojin      TLBuffer.chainNode(2) :=
234d2b20d1aSTang Haojin      TLCacheCork() :=
235d2b20d1aSTang Haojin      l3_mem_pmu :=
236d2b20d1aSTang Haojin      TLClientsMerger() :=
23729230e82SJiawei Lin      TLXbar() :=*
23878a8cd25Szhanglinjuan      bankedNode.get
23929230e82SJiawei Lin
24029230e82SJiawei Lin    mem_xbar :=
24129230e82SJiawei Lin      TLWidthWidget(8) :=
242b7291c09SJiawei Lin      TLBuffer.chainNode(3, name = Some("PeripheralXbar_to_MemXbar_buffer")) :=
24378a8cd25Szhanglinjuan      peripheralXbar.get
24478a8cd25Szhanglinjuan
24578a8cd25Szhanglinjuan    axi4mem_node :=
24678a8cd25Szhanglinjuan      TLToAXI4() :=
24778a8cd25Szhanglinjuan      TLSourceShrinker(64) :=
24878a8cd25Szhanglinjuan      TLWidthWidget(L3OuterBusWidth / 8) :=
24978a8cd25Szhanglinjuan      TLBuffer.chainNode(2) :=
25078a8cd25Szhanglinjuan      mem_xbar
25178a8cd25Szhanglinjuan  }
25229230e82SJiawei Lin
25329230e82SJiawei Lin  memAXI4SlaveNode :=
254be340b14SJiawei Lin    AXI4Buffer() :=
255acc88887SJiawei Lin    AXI4Buffer() :=
256acc88887SJiawei Lin    AXI4Buffer() :=
25708bf93ffSrvcoresjw    AXI4IdIndexer(idBits = 14) :=
25873be64b3SJiawei Lin    AXI4UserYanker() :=
25973be64b3SJiawei Lin    AXI4Deinterleaver(L3BlockSize) :=
26078a8cd25Szhanglinjuan    axi4mem_node
26173be64b3SJiawei Lin
26273be64b3SJiawei Lin  val memory = InModuleBody {
26373be64b3SJiawei Lin    memAXI4SlaveNode.makeIOs()
26473be64b3SJiawei Lin  }
26573be64b3SJiawei Lin}
26673be64b3SJiawei Lin
26773be64b3SJiawei Lintrait HaveAXI4PeripheralPort { this: BaseSoC =>
26873be64b3SJiawei Lin  val uartDevice = new SimpleDevice("serial", Seq("xilinx,uartlite"))
26973be64b3SJiawei Lin  val uartParams = AXI4SlaveParameters(
270bbe4506dSTang Haojin    address = Seq(soc.UARTLiteRange),
27173be64b3SJiawei Lin    regionType = RegionType.UNCACHED,
27278a8cd25Szhanglinjuan    supportsRead = TransferSizes(1, 32),
27378a8cd25Szhanglinjuan    supportsWrite = TransferSizes(1, 32),
27473be64b3SJiawei Lin    resources = uartDevice.reg
27573be64b3SJiawei Lin  )
27673be64b3SJiawei Lin  val peripheralNode = AXI4SlaveNode(Seq(AXI4SlavePortParameters(
27773be64b3SJiawei Lin    Seq(AXI4SlaveParameters(
27873be64b3SJiawei Lin      address = peripheralRange,
27973be64b3SJiawei Lin      regionType = RegionType.UNCACHED,
28078a8cd25Szhanglinjuan      supportsRead = TransferSizes(1, 32),
28178a8cd25Szhanglinjuan      supportsWrite = TransferSizes(1, 32),
28273be64b3SJiawei Lin      interleavedId = Some(0)
28373be64b3SJiawei Lin    ), uartParams),
28473be64b3SJiawei Lin    beatBytes = 8
28573be64b3SJiawei Lin  )))
28678a8cd25Szhanglinjuan
28778a8cd25Szhanglinjuan  val axi4peripheral_node = AXI4IdentityNode()
2881bf9a05aSzhanglinjuan  val error_xbar = Option.when(enableCHI)(TLXbar())
28973be64b3SJiawei Lin
29073be64b3SJiawei Lin  peripheralNode :=
2919eca914aSYuan Yuchong    AXI4UserYanker() :=
2929eca914aSYuan Yuchong    AXI4IdIndexer(idBits = 2) :=
29359239bc9SJiawei Lin    AXI4Buffer() :=
29459239bc9SJiawei Lin    AXI4Buffer() :=
295be340b14SJiawei Lin    AXI4Buffer() :=
296be340b14SJiawei Lin    AXI4Buffer() :=
29773be64b3SJiawei Lin    AXI4UserYanker() :=
29878a8cd25Szhanglinjuan    // AXI4Deinterleaver(8) :=
29978a8cd25Szhanglinjuan    axi4peripheral_node
30078a8cd25Szhanglinjuan
30178a8cd25Szhanglinjuan  if (enableCHI) {
3021bf9a05aSzhanglinjuan    val error = LazyModule(new TLError(
3031bf9a05aSzhanglinjuan      params = DevNullParams(
3043ea4388cSHaoyuan Feng        address = Seq(AddressSet(0x1000000000000L, 0xffffffffffffL)),
3051bf9a05aSzhanglinjuan        maxAtomic = 8,
3061bf9a05aSzhanglinjuan        maxTransfer = 64),
3071bf9a05aSzhanglinjuan      beatBytes = 8
3081bf9a05aSzhanglinjuan    ))
3091bf9a05aSzhanglinjuan    error.node := error_xbar.get
31078a8cd25Szhanglinjuan    axi4peripheral_node :=
31178a8cd25Szhanglinjuan      AXI4Deinterleaver(8) :=
31278a8cd25Szhanglinjuan      TLToAXI4() :=
3131bf9a05aSzhanglinjuan      error_xbar.get :=
31496d2b585Szhanglinjuan      TLBuffer.chainNode(2, Some("llc_to_peripheral_buffer")) :=
31578a8cd25Szhanglinjuan      TLFIFOFixer() :=
31678a8cd25Szhanglinjuan      TLWidthWidget(L3OuterBusWidth / 8) :=
31778a8cd25Szhanglinjuan      AXI4ToTL() :=
31878a8cd25Szhanglinjuan      AXI4UserYanker() :=
3191bf9a05aSzhanglinjuan      soc_xbar.get
32078a8cd25Szhanglinjuan  } else {
32178a8cd25Szhanglinjuan    axi4peripheral_node :=
32273be64b3SJiawei Lin      AXI4Deinterleaver(8) :=
32373be64b3SJiawei Lin      TLToAXI4() :=
324acc88887SJiawei Lin      TLBuffer.chainNode(3) :=
32578a8cd25Szhanglinjuan      peripheralXbar.get
32678a8cd25Szhanglinjuan  }
32773be64b3SJiawei Lin
32873be64b3SJiawei Lin  val peripheral = InModuleBody {
32973be64b3SJiawei Lin    peripheralNode.makeIOs()
33073be64b3SJiawei Lin  }
33173be64b3SJiawei Lin
33273be64b3SJiawei Lin}
33373be64b3SJiawei Lin
3344b40434cSzhanglinjuanclass MemMisc()(implicit p: Parameters) extends BaseSoC
33573be64b3SJiawei Lin  with HaveAXI4MemPort
33698c71602SJiawei Lin  with PMAConst
33778a8cd25Szhanglinjuan  with HaveAXI4PeripheralPort
33873be64b3SJiawei Lin{
3394b40434cSzhanglinjuan
34078a8cd25Szhanglinjuan  val peripheral_ports = Option.when(!enableCHI)(Array.fill(NumCores) { TLTempNode() })
34178a8cd25Szhanglinjuan  val core_to_l3_ports = Option.when(!enableCHI)(Array.fill(NumCores) { TLTempNode() })
34273be64b3SJiawei Lin
34373be64b3SJiawei Lin  val l3_in = TLTempNode()
34473be64b3SJiawei Lin  val l3_out = TLTempNode()
34573be64b3SJiawei Lin
3461bf9a05aSzhanglinjuan  val device_xbar = Option.when(enableCHI)(TLXbar())
3471bf9a05aSzhanglinjuan  device_xbar.foreach(_ := error_xbar.get)
34878a8cd25Szhanglinjuan
3491bf9a05aSzhanglinjuan  if (l3_banked_xbar.isDefined) {
3501bf9a05aSzhanglinjuan    l3_in :*= TLEdgeBuffer(_ => true, Some("L3_in_buffer")) :*= l3_banked_xbar.get
3511bf9a05aSzhanglinjuan    l3_banked_xbar.get := TLBuffer.chainNode(2) := l3_xbar.get
3521bf9a05aSzhanglinjuan  }
35378a8cd25Szhanglinjuan  bankedNode match {
35478a8cd25Szhanglinjuan    case Some(bankBinder) =>
35578a8cd25Szhanglinjuan      bankBinder :*= TLLogger("MEM_L3", !debugOpts.FPGAPlatform && debugOpts.AlwaysBasicDB) :*= l3_out
35678a8cd25Szhanglinjuan    case None =>
35778a8cd25Szhanglinjuan  }
35873be64b3SJiawei Lin
35973be64b3SJiawei Lin  if(soc.L3CacheParamsOpt.isEmpty){
36073be64b3SJiawei Lin    l3_out :*= l3_in
36173be64b3SJiawei Lin  }
36273be64b3SJiawei Lin
36378a8cd25Szhanglinjuan  if (!enableCHI) {
36478a8cd25Szhanglinjuan    for (port <- peripheral_ports.get) {
36578a8cd25Szhanglinjuan      peripheralXbar.get := TLBuffer.chainNode(2, Some("L2_to_L3_peripheral_buffer")) := port
36678a8cd25Szhanglinjuan    }
36773be64b3SJiawei Lin  }
36873be64b3SJiawei Lin
3694b40434cSzhanglinjuan  core_to_l3_ports.foreach { case _ =>
3704b40434cSzhanglinjuan    for ((core_out, i) <- core_to_l3_ports.get.zipWithIndex){
3711bf9a05aSzhanglinjuan      l3_banked_xbar.get :=*
37262129679Swakafa        TLLogger(s"L3_L2_$i", !debugOpts.FPGAPlatform && debugOpts.AlwaysBasicDB) :=*
37359239bc9SJiawei Lin        TLBuffer() :=
37459239bc9SJiawei Lin        core_out
37573be64b3SJiawei Lin    }
3764b40434cSzhanglinjuan  }
37778a8cd25Szhanglinjuan
378bbe4506dSTang Haojin  val clint = LazyModule(new CLINT(CLINTParams(soc.CLINTRange.base), 8))
3791bf9a05aSzhanglinjuan  if (enableCHI) { clint.node := device_xbar.get }
38078a8cd25Szhanglinjuan  else { clint.node := peripheralXbar.get }
38173be64b3SJiawei Lin
38273be64b3SJiawei Lin  class IntSourceNodeToModule(val num: Int)(implicit p: Parameters) extends LazyModule {
38373be64b3SJiawei Lin    val sourceNode = IntSourceNode(IntSourcePortSimple(num, ports = 1, sources = 1))
384935edac4STang Haojin    class IntSourceNodeToModuleImp(wrapper: LazyModule) extends LazyModuleImp(wrapper) {
38573be64b3SJiawei Lin      val in = IO(Input(Vec(num, Bool())))
38673be64b3SJiawei Lin      in.zip(sourceNode.out.head._1).foreach{ case (i, s) => s := i }
38773be64b3SJiawei Lin    }
388935edac4STang Haojin    lazy val module = new IntSourceNodeToModuleImp(this)
38973be64b3SJiawei Lin  }
39073be64b3SJiawei Lin
391bbe4506dSTang Haojin  val plic = LazyModule(new TLPLIC(PLICParams(soc.PLICRange.base), 8))
39273be64b3SJiawei Lin  val plicSource = LazyModule(new IntSourceNodeToModule(NrExtIntr))
39373be64b3SJiawei Lin
39473be64b3SJiawei Lin  plic.intnode := plicSource.sourceNode
3951bf9a05aSzhanglinjuan  if (enableCHI) { plic.node := device_xbar.get }
39678a8cd25Szhanglinjuan  else { plic.node := peripheralXbar.get }
39773be64b3SJiawei Lin
39834ab1ae9SJiawei Lin  val pll_node = TLRegisterNode(
399bbe4506dSTang Haojin    address = Seq(soc.PLLRange),
40034ab1ae9SJiawei Lin    device = new SimpleDevice("pll_ctrl", Seq()),
40134ab1ae9SJiawei Lin    beatBytes = 8,
40234ab1ae9SJiawei Lin    concurrency = 1
40334ab1ae9SJiawei Lin  )
4041bf9a05aSzhanglinjuan  if (enableCHI) { pll_node := device_xbar.get }
40578a8cd25Szhanglinjuan  else { pll_node := peripheralXbar.get }
40634ab1ae9SJiawei Lin
40773be64b3SJiawei Lin  val debugModule = LazyModule(new DebugModule(NumCores)(p))
40878a8cd25Szhanglinjuan  if (enableCHI) {
4091bf9a05aSzhanglinjuan    debugModule.debug.node := device_xbar.get
41078a8cd25Szhanglinjuan    // TODO: l3_xbar
41178a8cd25Szhanglinjuan    debugModule.debug.dmInner.dmInner.sb2tlOpt.foreach { sb2tl =>
4121bf9a05aSzhanglinjuan      error_xbar.get := sb2tl.node
41378a8cd25Szhanglinjuan    }
41478a8cd25Szhanglinjuan  } else {
41578a8cd25Szhanglinjuan    debugModule.debug.node := peripheralXbar.get
41673be64b3SJiawei Lin    debugModule.debug.dmInner.dmInner.sb2tlOpt.foreach { sb2tl  =>
4171bf9a05aSzhanglinjuan      l3_xbar.get := TLBuffer() := sb2tl.node
41873be64b3SJiawei Lin    }
41978a8cd25Szhanglinjuan  }
42073be64b3SJiawei Lin
42198c71602SJiawei Lin  val pma = LazyModule(new TLPMA)
42278a8cd25Szhanglinjuan  if (enableCHI) {
4231bf9a05aSzhanglinjuan    pma.node := TLBuffer.chainNode(4) := device_xbar.get
42478a8cd25Szhanglinjuan  } else {
42578a8cd25Szhanglinjuan    pma.node := TLBuffer.chainNode(4) := peripheralXbar.get
42678a8cd25Szhanglinjuan  }
42798c71602SJiawei Lin
428935edac4STang Haojin  class SoCMiscImp(wrapper: LazyModule) extends LazyModuleImp(wrapper) {
42973be64b3SJiawei Lin
430935edac4STang Haojin    val debug_module_io = IO(new debugModule.DebugModuleIO)
43173be64b3SJiawei Lin    val ext_intrs = IO(Input(UInt(NrExtIntr.W)))
4329e56439dSHazard    val rtc_clock = IO(Input(Bool()))
43334ab1ae9SJiawei Lin    val pll0_lock = IO(Input(Bool()))
43434ab1ae9SJiawei Lin    val pll0_ctrl = IO(Output(Vec(6, UInt(32.W))))
43598c71602SJiawei Lin    val cacheable_check = IO(new TLPMAIO)
4363bf5eac7SXuan Hu    val clintTime = IO(Output(ValidIO(UInt(64.W))))
43773be64b3SJiawei Lin
43873be64b3SJiawei Lin    debugModule.module.io <> debug_module_io
4399b4044e7SYinan Xu
4409b4044e7SYinan Xu    // sync external interrupts
4419b4044e7SYinan Xu    require(plicSource.module.in.length == ext_intrs.getWidth)
4429b4044e7SYinan Xu    for ((plic_in, interrupt) <- plicSource.module.in.zip(ext_intrs.asBools)) {
4439b4044e7SYinan Xu      val ext_intr_sync = RegInit(0.U(3.W))
4449b4044e7SYinan Xu      ext_intr_sync := Cat(ext_intr_sync(1, 0), interrupt)
445e5c40982SYinan Xu      plic_in := ext_intr_sync(2)
4469b4044e7SYinan Xu    }
4479e56439dSHazard
44898c71602SJiawei Lin    pma.module.io <> cacheable_check
44973be64b3SJiawei Lin
45088ca983fSYinan Xu    // positive edge sampling of the lower-speed rtc_clock
45188ca983fSYinan Xu    val rtcTick = RegInit(0.U(3.W))
45288ca983fSYinan Xu    rtcTick := Cat(rtcTick(1, 0), rtc_clock)
45388ca983fSYinan Xu    clint.module.io.rtcTick := rtcTick(1) && !rtcTick(2)
45488ca983fSYinan Xu
45534ab1ae9SJiawei Lin    val pll_ctrl_regs = Seq.fill(6){ RegInit(0.U(32.W)) }
45634ab1ae9SJiawei Lin    val pll_lock = RegNext(next = pll0_lock, init = false.B)
45734ab1ae9SJiawei Lin
4583bf5eac7SXuan Hu    clintTime := clint.module.io.time
4593bf5eac7SXuan Hu
46034ab1ae9SJiawei Lin    pll0_ctrl <> VecInit(pll_ctrl_regs)
46134ab1ae9SJiawei Lin
46234ab1ae9SJiawei Lin    pll_node.regmap(
46334ab1ae9SJiawei Lin      0x000 -> RegFieldGroup(
46434ab1ae9SJiawei Lin        "Pll", Some("PLL ctrl regs"),
46534ab1ae9SJiawei Lin        pll_ctrl_regs.zipWithIndex.map{
46634ab1ae9SJiawei Lin          case (r, i) => RegField(32, r, RegFieldDesc(
46734ab1ae9SJiawei Lin            s"PLL_ctrl_$i",
46834ab1ae9SJiawei Lin            desc = s"PLL ctrl register #$i"
46934ab1ae9SJiawei Lin          ))
47034ab1ae9SJiawei Lin        } :+ RegField.r(32, Cat(0.U(31.W), pll_lock), RegFieldDesc(
47134ab1ae9SJiawei Lin          "PLL_lock",
47234ab1ae9SJiawei Lin          "PLL lock register"
47334ab1ae9SJiawei Lin        ))
47434ab1ae9SJiawei Lin      )
47534ab1ae9SJiawei Lin    )
47673be64b3SJiawei Lin  }
477935edac4STang Haojin
478935edac4STang Haojin  lazy val module = new SoCMiscImp(this)
4790584d3a8SLinJiawei}
48078a8cd25Szhanglinjuan
4814b40434cSzhanglinjuanclass SoCMisc()(implicit p: Parameters) extends MemMisc
4824b40434cSzhanglinjuan  with HaveSlaveAXI4Port
4834b40434cSzhanglinjuan
484