xref: /XiangShan/src/main/scala/system/SoC.scala (revision 007f6122a953eff2462f58844552d524d911f6c9)
1c6d43980SLemover/***************************************************************************************
2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
4c6d43980SLemover*
5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2.
6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at:
8c6d43980SLemover*          http://license.coscl.org.cn/MulanPSL2
9c6d43980SLemover*
10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13c6d43980SLemover*
14c6d43980SLemover* See the Mulan PSL v2 for more details.
15c6d43980SLemover***************************************************************************************/
16c6d43980SLemover
17006e1884SZihao Yupackage system
18006e1884SZihao Yu
198891a219SYinan Xuimport org.chipsalliance.cde.config.{Field, Parameters}
20006e1884SZihao Yuimport chisel3._
21096ea47eSzhanglinjuanimport chisel3.util._
2298c71602SJiawei Linimport device.{DebugModule, TLPMA, TLPMAIO}
236695f071SYinan Xuimport freechips.rocketchip.amba.axi4._
246695f071SYinan Xuimport freechips.rocketchip.devices.tilelink._
2573be64b3SJiawei Linimport freechips.rocketchip.diplomacy.{AddressSet, IdRange, InModuleBody, LazyModule, LazyModuleImp, MemoryDevice, RegionType, SimpleDevice, TransferSizes}
2673be64b3SJiawei Linimport freechips.rocketchip.interrupts.{IntSourceNode, IntSourcePortSimple}
276695f071SYinan Xuimport freechips.rocketchip.regmapper.{RegField, RegFieldDesc, RegFieldGroup}
2898c71602SJiawei Linimport freechips.rocketchip.tilelink._
2998c71602SJiawei Linimport huancun._
306695f071SYinan Xuimport top.BusPerfMonitor
316695f071SYinan Xuimport utility.{ReqSourceKey, TLClientsMerger, TLEdgeBuffer, TLLogger}
326695f071SYinan Xuimport xiangshan.backend.fu.PMAConst
336695f071SYinan Xuimport xiangshan.{DebugOptionsKey, XSTileKey}
344b40434cSzhanglinjuanimport coupledL2.EnableCHI
35a428082bSLinJiawei
362225d46eSJiawei Lincase object SoCParamsKey extends Field[SoCParameters]
372225d46eSJiawei Lin
38a428082bSLinJiaweicase class SoCParameters
39a428082bSLinJiawei(
40a428082bSLinJiawei  EnableILA: Boolean = false,
412f30d658SYinan Xu  PAddrBits: Int = 36,
42c679fdb3Srvcoresjw  extIntrs: Int = 64,
43a1ea7f76SJiawei Lin  L3NBanks: Int = 4,
444f94c0c6SJiawei Lin  L3CacheParamsOpt: Option[HCCacheParameters] = Some(HCCacheParameters(
45d2b20d1aSTang Haojin    name = "L3",
46a1ea7f76SJiawei Lin    level = 3,
47a1ea7f76SJiawei Lin    ways = 8,
48a1ea7f76SJiawei Lin    sets = 2048 // 1MB per bank
49a5b77de4STang Haojin  )),
504b40434cSzhanglinjuan  XSTopPrefix: Option[String] = None,
51720dd621STang Haojin  NodeIDWidth: Int = 7,
52*007f6122SXuan Hu  NumHart: Int = 64,
53*007f6122SXuan Hu  NumIRFiles: Int = 7,
54*007f6122SXuan Hu  NumIRSrc: Int = 256,
55720dd621STang Haojin  UseXSNoCTop: Boolean = false,
56*007f6122SXuan Hu  IMSICUseTL: Boolean = false,
572225d46eSJiawei Lin){
582225d46eSJiawei Lin  // L3 configurations
592225d46eSJiawei Lin  val L3InnerBusWidth = 256
602225d46eSJiawei Lin  val L3BlockSize = 64
612225d46eSJiawei Lin  // on chip network configurations
622225d46eSJiawei Lin  val L3OuterBusWidth = 256
632225d46eSJiawei Lin}
642225d46eSJiawei Lin
652225d46eSJiawei Lintrait HasSoCParameter {
662225d46eSJiawei Lin  implicit val p: Parameters
672225d46eSJiawei Lin
682225d46eSJiawei Lin  val soc = p(SoCParamsKey)
692225d46eSJiawei Lin  val debugOpts = p(DebugOptionsKey)
7034ab1ae9SJiawei Lin  val tiles = p(XSTileKey)
7178a8cd25Szhanglinjuan  val enableCHI = p(EnableCHI)
7234ab1ae9SJiawei Lin
7334ab1ae9SJiawei Lin  val NumCores = tiles.size
74a428082bSLinJiawei  val EnableILA = soc.EnableILA
752225d46eSJiawei Lin
762225d46eSJiawei Lin  // L3 configurations
772225d46eSJiawei Lin  val L3InnerBusWidth = soc.L3InnerBusWidth
782225d46eSJiawei Lin  val L3BlockSize = soc.L3BlockSize
792225d46eSJiawei Lin  val L3NBanks = soc.L3NBanks
802225d46eSJiawei Lin
812225d46eSJiawei Lin  // on chip network configurations
822225d46eSJiawei Lin  val L3OuterBusWidth = soc.L3OuterBusWidth
832225d46eSJiawei Lin
842225d46eSJiawei Lin  val NrExtIntr = soc.extIntrs
85*007f6122SXuan Hu
86*007f6122SXuan Hu  val SetIpNumValidSize = soc.NumHart * soc.NumIRFiles
87*007f6122SXuan Hu
88*007f6122SXuan Hu  val NumIRSrc = soc.NumIRSrc
89303b861dSZihao Yu}
90303b861dSZihao Yu
911e3fad10SLinJiaweiclass ILABundle extends Bundle {}
92303b861dSZihao Yu
933e586e47Slinjiawei
9473be64b3SJiawei Linabstract class BaseSoC()(implicit p: Parameters) extends LazyModule with HasSoCParameter {
9578a8cd25Szhanglinjuan  val bankedNode = Option.when(!enableCHI)(BankBinder(L3NBanks, L3BlockSize))
9678a8cd25Szhanglinjuan  val peripheralXbar = Option.when(!enableCHI)(TLXbar())
971bf9a05aSzhanglinjuan  val l3_xbar = Option.when(!enableCHI)(TLXbar())
981bf9a05aSzhanglinjuan  val l3_banked_xbar = Option.when(!enableCHI)(TLXbar())
9978a8cd25Szhanglinjuan
1001bf9a05aSzhanglinjuan  val soc_xbar = Option.when(enableCHI)(AXI4Xbar())
1013e586e47Slinjiawei}
1023e586e47Slinjiawei
10373be64b3SJiawei Lin// We adapt the following three traits from rocket-chip.
10473be64b3SJiawei Lin// Source: rocket-chip/src/main/scala/subsystem/Ports.scala
10573be64b3SJiawei Lintrait HaveSlaveAXI4Port {
10673be64b3SJiawei Lin  this: BaseSoC =>
1079637c0c6SLinJiawei
10873be64b3SJiawei Lin  val idBits = 14
10973be64b3SJiawei Lin
11073be64b3SJiawei Lin  val l3FrontendAXI4Node = AXI4MasterNode(Seq(AXI4MasterPortParameters(
11173be64b3SJiawei Lin    Seq(AXI4MasterParameters(
11273be64b3SJiawei Lin      name = "dma",
11373be64b3SJiawei Lin      id = IdRange(0, 1 << idBits)
11473be64b3SJiawei Lin    ))
11573be64b3SJiawei Lin  )))
1161bf9a05aSzhanglinjuan
1171bf9a05aSzhanglinjuan  if (l3_xbar.isDefined) {
1181bf9a05aSzhanglinjuan    val errorDevice = LazyModule(new TLError(
11973be64b3SJiawei Lin      params = DevNullParams(
12073be64b3SJiawei Lin        address = Seq(AddressSet(0x0, 0x7fffffffL)),
12173be64b3SJiawei Lin        maxAtomic = 8,
12273be64b3SJiawei Lin        maxTransfer = 64),
12373be64b3SJiawei Lin      beatBytes = L3InnerBusWidth / 8
12473be64b3SJiawei Lin    ))
1251bf9a05aSzhanglinjuan    errorDevice.node :=
1261bf9a05aSzhanglinjuan      l3_xbar.get :=
12773be64b3SJiawei Lin      TLFIFOFixer() :=
12808bf93ffSrvcoresjw      TLWidthWidget(32) :=
12973be64b3SJiawei Lin      AXI4ToTL() :=
13073be64b3SJiawei Lin      AXI4UserYanker(Some(1)) :=
13173be64b3SJiawei Lin      AXI4Fragmenter() :=
132be340b14SJiawei Lin      AXI4Buffer() :=
133be340b14SJiawei Lin      AXI4Buffer() :=
13473be64b3SJiawei Lin      AXI4IdIndexer(1) :=
13573be64b3SJiawei Lin      l3FrontendAXI4Node
1361bf9a05aSzhanglinjuan  }
13773be64b3SJiawei Lin
13873be64b3SJiawei Lin  val dma = InModuleBody {
13973be64b3SJiawei Lin    l3FrontendAXI4Node.makeIOs()
14073be64b3SJiawei Lin  }
14173be64b3SJiawei Lin}
14273be64b3SJiawei Lin
14373be64b3SJiawei Lintrait HaveAXI4MemPort {
14473be64b3SJiawei Lin  this: BaseSoC =>
14573be64b3SJiawei Lin  val device = new MemoryDevice
1462f30d658SYinan Xu  // 36-bit physical address
1472f30d658SYinan Xu  val memRange = AddressSet(0x00000000L, 0xfffffffffL).subtract(AddressSet(0x0L, 0x7fffffffL))
14873be64b3SJiawei Lin  val memAXI4SlaveNode = AXI4SlaveNode(Seq(
14973be64b3SJiawei Lin    AXI4SlavePortParameters(
15073be64b3SJiawei Lin      slaves = Seq(
15173be64b3SJiawei Lin        AXI4SlaveParameters(
15273be64b3SJiawei Lin          address = memRange,
15373be64b3SJiawei Lin          regionType = RegionType.UNCACHED,
15473be64b3SJiawei Lin          executable = true,
15573be64b3SJiawei Lin          supportsRead = TransferSizes(1, L3BlockSize),
15673be64b3SJiawei Lin          supportsWrite = TransferSizes(1, L3BlockSize),
15773be64b3SJiawei Lin          interleavedId = Some(0),
15873be64b3SJiawei Lin          resources = device.reg("mem")
1590584d3a8SLinJiawei        )
16073be64b3SJiawei Lin      ),
1616695f071SYinan Xu      beatBytes = L3OuterBusWidth / 8,
1626695f071SYinan Xu      requestKeys = if (debugOpts.FPGAPlatform) Seq() else Seq(ReqSourceKey),
16373be64b3SJiawei Lin    )
16473be64b3SJiawei Lin  ))
16573be64b3SJiawei Lin
16673be64b3SJiawei Lin  val mem_xbar = TLXbar()
16778a8cd25Szhanglinjuan  val l3_mem_pmu = BusPerfMonitor(name = "L3_Mem", enable = !debugOpts.FPGAPlatform && !enableCHI, stat_latency = true)
16878a8cd25Szhanglinjuan  val axi4mem_node = AXI4IdentityNode()
16978a8cd25Szhanglinjuan
17078a8cd25Szhanglinjuan  if (enableCHI) {
17178a8cd25Szhanglinjuan    axi4mem_node :=
1721bf9a05aSzhanglinjuan      soc_xbar.get
17378a8cd25Szhanglinjuan  } else {
17429230e82SJiawei Lin    mem_xbar :=*
175d2b20d1aSTang Haojin      TLBuffer.chainNode(2) :=
176d2b20d1aSTang Haojin      TLCacheCork() :=
177d2b20d1aSTang Haojin      l3_mem_pmu :=
178d2b20d1aSTang Haojin      TLClientsMerger() :=
17929230e82SJiawei Lin      TLXbar() :=*
18078a8cd25Szhanglinjuan      bankedNode.get
18129230e82SJiawei Lin
18229230e82SJiawei Lin    mem_xbar :=
18329230e82SJiawei Lin      TLWidthWidget(8) :=
184b7291c09SJiawei Lin      TLBuffer.chainNode(3, name = Some("PeripheralXbar_to_MemXbar_buffer")) :=
18578a8cd25Szhanglinjuan      peripheralXbar.get
18678a8cd25Szhanglinjuan
18778a8cd25Szhanglinjuan    axi4mem_node :=
18878a8cd25Szhanglinjuan      TLToAXI4() :=
18978a8cd25Szhanglinjuan      TLSourceShrinker(64) :=
19078a8cd25Szhanglinjuan      TLWidthWidget(L3OuterBusWidth / 8) :=
19178a8cd25Szhanglinjuan      TLBuffer.chainNode(2) :=
19278a8cd25Szhanglinjuan      mem_xbar
19378a8cd25Szhanglinjuan  }
19429230e82SJiawei Lin
19529230e82SJiawei Lin  memAXI4SlaveNode :=
196be340b14SJiawei Lin    AXI4Buffer() :=
197acc88887SJiawei Lin    AXI4Buffer() :=
198acc88887SJiawei Lin    AXI4Buffer() :=
19908bf93ffSrvcoresjw    AXI4IdIndexer(idBits = 14) :=
20073be64b3SJiawei Lin    AXI4UserYanker() :=
20173be64b3SJiawei Lin    AXI4Deinterleaver(L3BlockSize) :=
20278a8cd25Szhanglinjuan    axi4mem_node
20373be64b3SJiawei Lin
20473be64b3SJiawei Lin  val memory = InModuleBody {
20573be64b3SJiawei Lin    memAXI4SlaveNode.makeIOs()
20673be64b3SJiawei Lin  }
20773be64b3SJiawei Lin}
20873be64b3SJiawei Lin
20973be64b3SJiawei Lintrait HaveAXI4PeripheralPort { this: BaseSoC =>
21073be64b3SJiawei Lin  // on-chip devices: 0x3800_0000 - 0x3fff_ffff 0x0000_0000 - 0x0000_0fff
21173be64b3SJiawei Lin  val onChipPeripheralRange = AddressSet(0x38000000L, 0x07ffffffL)
21278a8cd25Szhanglinjuan  val uartRange = AddressSet(0x40600000, 0x3f)
21373be64b3SJiawei Lin  val uartDevice = new SimpleDevice("serial", Seq("xilinx,uartlite"))
21473be64b3SJiawei Lin  val uartParams = AXI4SlaveParameters(
21573be64b3SJiawei Lin    address = Seq(uartRange),
21673be64b3SJiawei Lin    regionType = RegionType.UNCACHED,
21778a8cd25Szhanglinjuan    supportsRead = TransferSizes(1, 32),
21878a8cd25Szhanglinjuan    supportsWrite = TransferSizes(1, 32),
21973be64b3SJiawei Lin    resources = uartDevice.reg
22073be64b3SJiawei Lin  )
22173be64b3SJiawei Lin  val peripheralRange = AddressSet(
22273be64b3SJiawei Lin    0x0, 0x7fffffff
22373be64b3SJiawei Lin  ).subtract(onChipPeripheralRange).flatMap(x => x.subtract(uartRange))
22473be64b3SJiawei Lin  val peripheralNode = AXI4SlaveNode(Seq(AXI4SlavePortParameters(
22573be64b3SJiawei Lin    Seq(AXI4SlaveParameters(
22673be64b3SJiawei Lin      address = peripheralRange,
22773be64b3SJiawei Lin      regionType = RegionType.UNCACHED,
22878a8cd25Szhanglinjuan      supportsRead = TransferSizes(1, 32),
22978a8cd25Szhanglinjuan      supportsWrite = TransferSizes(1, 32),
23073be64b3SJiawei Lin      interleavedId = Some(0)
23173be64b3SJiawei Lin    ), uartParams),
23273be64b3SJiawei Lin    beatBytes = 8
23373be64b3SJiawei Lin  )))
23478a8cd25Szhanglinjuan
23578a8cd25Szhanglinjuan  val axi4peripheral_node = AXI4IdentityNode()
2361bf9a05aSzhanglinjuan  val error_xbar = Option.when(enableCHI)(TLXbar())
23773be64b3SJiawei Lin
23873be64b3SJiawei Lin  peripheralNode :=
2399eca914aSYuan Yuchong    AXI4UserYanker() :=
2409eca914aSYuan Yuchong    AXI4IdIndexer(idBits = 2) :=
24159239bc9SJiawei Lin    AXI4Buffer() :=
24259239bc9SJiawei Lin    AXI4Buffer() :=
243be340b14SJiawei Lin    AXI4Buffer() :=
244be340b14SJiawei Lin    AXI4Buffer() :=
24573be64b3SJiawei Lin    AXI4UserYanker() :=
24678a8cd25Szhanglinjuan    // AXI4Deinterleaver(8) :=
24778a8cd25Szhanglinjuan    axi4peripheral_node
24878a8cd25Szhanglinjuan
24978a8cd25Szhanglinjuan  if (enableCHI) {
2501bf9a05aSzhanglinjuan    val error = LazyModule(new TLError(
2511bf9a05aSzhanglinjuan      params = DevNullParams(
2521bf9a05aSzhanglinjuan        address = Seq(AddressSet(0x1000000000L, 0xfffffffffL)),
2531bf9a05aSzhanglinjuan        maxAtomic = 8,
2541bf9a05aSzhanglinjuan        maxTransfer = 64),
2551bf9a05aSzhanglinjuan      beatBytes = 8
2561bf9a05aSzhanglinjuan    ))
2571bf9a05aSzhanglinjuan    error.node := error_xbar.get
25878a8cd25Szhanglinjuan    axi4peripheral_node :=
25978a8cd25Szhanglinjuan      AXI4Deinterleaver(8) :=
26078a8cd25Szhanglinjuan      TLToAXI4() :=
2611bf9a05aSzhanglinjuan      error_xbar.get :=
26278a8cd25Szhanglinjuan      TLFIFOFixer() :=
26378a8cd25Szhanglinjuan      TLWidthWidget(L3OuterBusWidth / 8) :=
26478a8cd25Szhanglinjuan      AXI4ToTL() :=
26578a8cd25Szhanglinjuan      AXI4UserYanker() :=
2661bf9a05aSzhanglinjuan      soc_xbar.get
26778a8cd25Szhanglinjuan  } else {
26878a8cd25Szhanglinjuan    axi4peripheral_node :=
26973be64b3SJiawei Lin      AXI4Deinterleaver(8) :=
27073be64b3SJiawei Lin      TLToAXI4() :=
271acc88887SJiawei Lin      TLBuffer.chainNode(3) :=
27278a8cd25Szhanglinjuan      peripheralXbar.get
27378a8cd25Szhanglinjuan  }
27473be64b3SJiawei Lin
27573be64b3SJiawei Lin  val peripheral = InModuleBody {
27673be64b3SJiawei Lin    peripheralNode.makeIOs()
27773be64b3SJiawei Lin  }
27873be64b3SJiawei Lin
27973be64b3SJiawei Lin}
28073be64b3SJiawei Lin
2814b40434cSzhanglinjuanclass MemMisc()(implicit p: Parameters) extends BaseSoC
28273be64b3SJiawei Lin  with HaveAXI4MemPort
28398c71602SJiawei Lin  with PMAConst
28478a8cd25Szhanglinjuan  with HaveAXI4PeripheralPort
28573be64b3SJiawei Lin{
2864b40434cSzhanglinjuan
28778a8cd25Szhanglinjuan  val peripheral_ports = Option.when(!enableCHI)(Array.fill(NumCores) { TLTempNode() })
28878a8cd25Szhanglinjuan  val core_to_l3_ports = Option.when(!enableCHI)(Array.fill(NumCores) { TLTempNode() })
28973be64b3SJiawei Lin
29073be64b3SJiawei Lin  val l3_in = TLTempNode()
29173be64b3SJiawei Lin  val l3_out = TLTempNode()
29273be64b3SJiawei Lin
2931bf9a05aSzhanglinjuan  val device_xbar = Option.when(enableCHI)(TLXbar())
2941bf9a05aSzhanglinjuan  device_xbar.foreach(_ := error_xbar.get)
29578a8cd25Szhanglinjuan
2961bf9a05aSzhanglinjuan  if (l3_banked_xbar.isDefined) {
2971bf9a05aSzhanglinjuan    l3_in :*= TLEdgeBuffer(_ => true, Some("L3_in_buffer")) :*= l3_banked_xbar.get
2981bf9a05aSzhanglinjuan    l3_banked_xbar.get := TLBuffer.chainNode(2) := l3_xbar.get
2991bf9a05aSzhanglinjuan  }
30078a8cd25Szhanglinjuan  bankedNode match {
30178a8cd25Szhanglinjuan    case Some(bankBinder) =>
30278a8cd25Szhanglinjuan      bankBinder :*= TLLogger("MEM_L3", !debugOpts.FPGAPlatform && debugOpts.AlwaysBasicDB) :*= l3_out
30378a8cd25Szhanglinjuan    case None =>
30478a8cd25Szhanglinjuan  }
30573be64b3SJiawei Lin
30673be64b3SJiawei Lin  if(soc.L3CacheParamsOpt.isEmpty){
30773be64b3SJiawei Lin    l3_out :*= l3_in
30873be64b3SJiawei Lin  }
30973be64b3SJiawei Lin
31078a8cd25Szhanglinjuan  if (!enableCHI) {
31178a8cd25Szhanglinjuan    for (port <- peripheral_ports.get) {
31278a8cd25Szhanglinjuan      peripheralXbar.get := TLBuffer.chainNode(2, Some("L2_to_L3_peripheral_buffer")) := port
31378a8cd25Szhanglinjuan    }
31473be64b3SJiawei Lin  }
31573be64b3SJiawei Lin
3164b40434cSzhanglinjuan  core_to_l3_ports.foreach { case _ =>
3174b40434cSzhanglinjuan    for ((core_out, i) <- core_to_l3_ports.get.zipWithIndex){
3181bf9a05aSzhanglinjuan      l3_banked_xbar.get :=*
31962129679Swakafa        TLLogger(s"L3_L2_$i", !debugOpts.FPGAPlatform && debugOpts.AlwaysBasicDB) :=*
32059239bc9SJiawei Lin        TLBuffer() :=
32159239bc9SJiawei Lin        core_out
32273be64b3SJiawei Lin    }
3234b40434cSzhanglinjuan  }
32478a8cd25Szhanglinjuan
32573be64b3SJiawei Lin  val clint = LazyModule(new CLINT(CLINTParams(0x38000000L), 8))
3261bf9a05aSzhanglinjuan  if (enableCHI) { clint.node := device_xbar.get }
32778a8cd25Szhanglinjuan  else { clint.node := peripheralXbar.get }
32873be64b3SJiawei Lin
32973be64b3SJiawei Lin  class IntSourceNodeToModule(val num: Int)(implicit p: Parameters) extends LazyModule {
33073be64b3SJiawei Lin    val sourceNode = IntSourceNode(IntSourcePortSimple(num, ports = 1, sources = 1))
331935edac4STang Haojin    class IntSourceNodeToModuleImp(wrapper: LazyModule) extends LazyModuleImp(wrapper) {
33273be64b3SJiawei Lin      val in = IO(Input(Vec(num, Bool())))
33373be64b3SJiawei Lin      in.zip(sourceNode.out.head._1).foreach{ case (i, s) => s := i }
33473be64b3SJiawei Lin    }
335935edac4STang Haojin    lazy val module = new IntSourceNodeToModuleImp(this)
33673be64b3SJiawei Lin  }
33773be64b3SJiawei Lin
33873be64b3SJiawei Lin  val plic = LazyModule(new TLPLIC(PLICParams(0x3c000000L), 8))
33973be64b3SJiawei Lin  val plicSource = LazyModule(new IntSourceNodeToModule(NrExtIntr))
34073be64b3SJiawei Lin
34173be64b3SJiawei Lin  plic.intnode := plicSource.sourceNode
3421bf9a05aSzhanglinjuan  if (enableCHI) { plic.node := device_xbar.get }
34378a8cd25Szhanglinjuan  else { plic.node := peripheralXbar.get }
34473be64b3SJiawei Lin
34534ab1ae9SJiawei Lin  val pll_node = TLRegisterNode(
34634ab1ae9SJiawei Lin    address = Seq(AddressSet(0x3a000000L, 0xfff)),
34734ab1ae9SJiawei Lin    device = new SimpleDevice("pll_ctrl", Seq()),
34834ab1ae9SJiawei Lin    beatBytes = 8,
34934ab1ae9SJiawei Lin    concurrency = 1
35034ab1ae9SJiawei Lin  )
3511bf9a05aSzhanglinjuan  if (enableCHI) { pll_node := device_xbar.get }
35278a8cd25Szhanglinjuan  else { pll_node := peripheralXbar.get }
35334ab1ae9SJiawei Lin
35473be64b3SJiawei Lin  val debugModule = LazyModule(new DebugModule(NumCores)(p))
35578a8cd25Szhanglinjuan  if (enableCHI) {
3561bf9a05aSzhanglinjuan    debugModule.debug.node := device_xbar.get
35778a8cd25Szhanglinjuan    // TODO: l3_xbar
35878a8cd25Szhanglinjuan    debugModule.debug.dmInner.dmInner.sb2tlOpt.foreach { sb2tl =>
3591bf9a05aSzhanglinjuan      error_xbar.get := sb2tl.node
36078a8cd25Szhanglinjuan    }
36178a8cd25Szhanglinjuan  } else {
36278a8cd25Szhanglinjuan    debugModule.debug.node := peripheralXbar.get
36373be64b3SJiawei Lin    debugModule.debug.dmInner.dmInner.sb2tlOpt.foreach { sb2tl  =>
3641bf9a05aSzhanglinjuan      l3_xbar.get := TLBuffer() := sb2tl.node
36573be64b3SJiawei Lin    }
36678a8cd25Szhanglinjuan  }
36773be64b3SJiawei Lin
36898c71602SJiawei Lin  val pma = LazyModule(new TLPMA)
36978a8cd25Szhanglinjuan  if (enableCHI) {
3701bf9a05aSzhanglinjuan    pma.node := TLBuffer.chainNode(4) := device_xbar.get
37178a8cd25Szhanglinjuan  } else {
37278a8cd25Szhanglinjuan    pma.node := TLBuffer.chainNode(4) := peripheralXbar.get
37378a8cd25Szhanglinjuan  }
37498c71602SJiawei Lin
375935edac4STang Haojin  class SoCMiscImp(wrapper: LazyModule) extends LazyModuleImp(wrapper) {
37673be64b3SJiawei Lin
377935edac4STang Haojin    val debug_module_io = IO(new debugModule.DebugModuleIO)
37873be64b3SJiawei Lin    val ext_intrs = IO(Input(UInt(NrExtIntr.W)))
3799e56439dSHazard    val rtc_clock = IO(Input(Bool()))
38034ab1ae9SJiawei Lin    val pll0_lock = IO(Input(Bool()))
38134ab1ae9SJiawei Lin    val pll0_ctrl = IO(Output(Vec(6, UInt(32.W))))
38298c71602SJiawei Lin    val cacheable_check = IO(new TLPMAIO)
38373be64b3SJiawei Lin
38473be64b3SJiawei Lin    debugModule.module.io <> debug_module_io
3859b4044e7SYinan Xu
3869b4044e7SYinan Xu    // sync external interrupts
3879b4044e7SYinan Xu    require(plicSource.module.in.length == ext_intrs.getWidth)
3889b4044e7SYinan Xu    for ((plic_in, interrupt) <- plicSource.module.in.zip(ext_intrs.asBools)) {
3899b4044e7SYinan Xu      val ext_intr_sync = RegInit(0.U(3.W))
3909b4044e7SYinan Xu      ext_intr_sync := Cat(ext_intr_sync(1, 0), interrupt)
391e5c40982SYinan Xu      plic_in := ext_intr_sync(2)
3929b4044e7SYinan Xu    }
3939e56439dSHazard
39498c71602SJiawei Lin    pma.module.io <> cacheable_check
39573be64b3SJiawei Lin
39688ca983fSYinan Xu    // positive edge sampling of the lower-speed rtc_clock
39788ca983fSYinan Xu    val rtcTick = RegInit(0.U(3.W))
39888ca983fSYinan Xu    rtcTick := Cat(rtcTick(1, 0), rtc_clock)
39988ca983fSYinan Xu    clint.module.io.rtcTick := rtcTick(1) && !rtcTick(2)
40088ca983fSYinan Xu
40134ab1ae9SJiawei Lin    val pll_ctrl_regs = Seq.fill(6){ RegInit(0.U(32.W)) }
40234ab1ae9SJiawei Lin    val pll_lock = RegNext(next = pll0_lock, init = false.B)
40334ab1ae9SJiawei Lin
40434ab1ae9SJiawei Lin    pll0_ctrl <> VecInit(pll_ctrl_regs)
40534ab1ae9SJiawei Lin
40634ab1ae9SJiawei Lin    pll_node.regmap(
40734ab1ae9SJiawei Lin      0x000 -> RegFieldGroup(
40834ab1ae9SJiawei Lin        "Pll", Some("PLL ctrl regs"),
40934ab1ae9SJiawei Lin        pll_ctrl_regs.zipWithIndex.map{
41034ab1ae9SJiawei Lin          case (r, i) => RegField(32, r, RegFieldDesc(
41134ab1ae9SJiawei Lin            s"PLL_ctrl_$i",
41234ab1ae9SJiawei Lin            desc = s"PLL ctrl register #$i"
41334ab1ae9SJiawei Lin          ))
41434ab1ae9SJiawei Lin        } :+ RegField.r(32, Cat(0.U(31.W), pll_lock), RegFieldDesc(
41534ab1ae9SJiawei Lin          "PLL_lock",
41634ab1ae9SJiawei Lin          "PLL lock register"
41734ab1ae9SJiawei Lin        ))
41834ab1ae9SJiawei Lin      )
41934ab1ae9SJiawei Lin    )
42073be64b3SJiawei Lin  }
421935edac4STang Haojin
422935edac4STang Haojin  lazy val module = new SoCMiscImp(this)
4230584d3a8SLinJiawei}
42478a8cd25Szhanglinjuan
4254b40434cSzhanglinjuanclass SoCMisc()(implicit p: Parameters) extends MemMisc
4264b40434cSzhanglinjuan  with HaveSlaveAXI4Port
4274b40434cSzhanglinjuan
428