1720dd621STang Haojin/*************************************************************************************** 2720dd621STang Haojin* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3720dd621STang Haojin* Copyright (c) 2020-2021 Peng Cheng Laboratory 4720dd621STang Haojin* 5720dd621STang Haojin* XiangShan is licensed under Mulan PSL v2. 6720dd621STang Haojin* You can use this software according to the terms and conditions of the Mulan PSL v2. 7720dd621STang Haojin* You may obtain a copy of Mulan PSL v2 at: 8720dd621STang Haojin* http://license.coscl.org.cn/MulanPSL2 9720dd621STang Haojin* 10720dd621STang Haojin* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11720dd621STang Haojin* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12720dd621STang Haojin* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13720dd621STang Haojin* 14720dd621STang Haojin* See the Mulan PSL v2 for more details. 15720dd621STang Haojin***************************************************************************************/ 16720dd621STang Haojin 17720dd621STang Haojinpackage device.standalone 18720dd621STang Haojin 19720dd621STang Haojinimport chisel3._ 202f9ea954STang Haojinimport chisel3.util._ 21720dd621STang Haojinimport freechips.rocketchip.diplomacy._ 22720dd621STang Haojinimport org.chipsalliance.cde.config.Parameters 23720dd621STang Haojinimport freechips.rocketchip.devices.tilelink._ 24720dd621STang Haojinimport freechips.rocketchip.interrupts._ 25720dd621STang Haojinimport device.XSDebugModuleParams 26720dd621STang Haojinimport system.SoCParamsKey 27720dd621STang Haojinimport xiangshan.XSCoreParamsKey 28720dd621STang Haojinimport xiangshan.XSTileKey 29720dd621STang Haojinimport device.DebugModule 302f9ea954STang Haojinimport utility.{IntBuffer, RegNextN} 31720dd621STang Haojin 32720dd621STang Haojinclass StandAloneDebugModule ( 33720dd621STang Haojin useTL: Boolean = false, 34720dd621STang Haojin baseAddress: BigInt, 35720dd621STang Haojin addrWidth: Int, 36720dd621STang Haojin dataWidth: Int = 64, 37720dd621STang Haojin hartNum: Int 38720dd621STang Haojin)(implicit p: Parameters) extends StandAloneDevice( 39720dd621STang Haojin useTL, baseAddress, addrWidth, dataWidth, hartNum 40720dd621STang Haojin) with HasMasterInterface { 41720dd621STang Haojin 42720dd621STang Haojin def addressSet: AddressSet = AddressSet(XSDebugModuleParams.apply(p(XSTileKey).head.XLEN).baseAddress, 0xfff) 43720dd621STang Haojin 44720dd621STang Haojin val debugModule = LazyModule(new DebugModule(hartNum)(p)) 45720dd621STang Haojin debugModule.debug.node := xbar 46720dd621STang Haojin debugModule.debug.dmInner.dmInner.sb2tlOpt.foreach(masternode := _.node) 47720dd621STang Haojin 48720dd621STang Haojin // interrupts 49720dd621STang Haojin val debugModuleIntNode = IntSinkNode(IntSinkPortSimple(hartNum, 1)) 502f9ea954STang Haojin debugModuleIntNode :*= IntBuffer() :*= debugModule.debug.dmOuter.dmOuter.intnode 51720dd621STang Haojin val int = InModuleBody(debugModuleIntNode.makeIOs()) 52720dd621STang Haojin 53b6ace320STang Haojin class StandAloneDebugModuleImp(val outer: StandAloneDebugModule)(implicit p: Parameters) extends StandAloneDeviceRawImp(outer) { 54720dd621STang Haojin val io = IO(new outer.debugModule.DebugModuleIO) 55b6ace320STang Haojin childClock := io.clock.asClock 56*30e7906fSHaojin Tang childReset := io.reset.asAsyncReset 57720dd621STang Haojin io <> outer.debugModule.module.io 58*30e7906fSHaojin Tang outer.debugModule.module.io.reset := io.reset.asAsyncReset 59*30e7906fSHaojin Tang outer.debugModule.module.io.debugIO.reset := io.debugIO.reset.asAsyncReset 60*30e7906fSHaojin Tang outer.debugModule.module.io.debugIO.systemjtag.foreach(_.reset := io.debugIO.systemjtag.get.reset.asAsyncReset) 61*30e7906fSHaojin Tang withClockAndReset(io.clock.asClock, io.reset.asAsyncReset) { 622f9ea954STang Haojin outer.debugModule.module.io.resetCtrl.hartIsInReset := 632f9ea954STang Haojin RegNextN(io.resetCtrl.hartIsInReset, 2, Some(0.U.asTypeOf(io.resetCtrl.hartIsInReset))) 642f9ea954STang Haojin io.resetCtrl.hartResetReq.foreach(req => 652f9ea954STang Haojin req := RegNext(outer.debugModule.module.io.resetCtrl.hartResetReq.get, 0.U.asTypeOf(req))) 66720dd621STang Haojin } 67b6ace320STang Haojin } 68720dd621STang Haojin 69720dd621STang Haojin override lazy val module = new StandAloneDebugModuleImp(this) 70720dd621STang Haojin 71720dd621STang Haojin} 72