xref: /XiangShan/src/main/scala/device/TLTimer.scala (revision 5c5bd416ce761d956348a8e2fbbf268922371d8b)
1package device
2
3import chisel3._
4import chisel3.util._
5import freechips.rocketchip.tilelink._
6import chipsalliance.rocketchip.config._
7import freechips.rocketchip.diplomacy._
8import freechips.rocketchip.regmapper.RegField
9import utils.{HasTLDump, XSDebug}
10
11class TLTimer(address: Seq[AddressSet], sim: Boolean)(implicit p: Parameters) extends LazyModule {
12
13  val device = new SimpleDevice("clint", Seq("XiangShan", "clint"))
14  val node = TLRegisterNode(address, device, beatBytes = 8)
15  val NumCores = top.Parameters.get.socParameters.NumCores
16
17  lazy val module = new LazyModuleImp(this) with HasTLDump {
18    val io = IO(new Bundle() {
19      val mtip = Output(Vec(NumCores, Bool()))
20      val msip = Output(Vec(NumCores, Bool()))
21    })
22
23    val mtime = RegInit(0.U(64.W))  // unit: us
24    val mtimecmp = Seq.fill(NumCores)(RegInit(0.U(64.W)))
25    val msip = Seq.fill(NumCores)(RegInit(0.U(32.W)))
26
27    val clk = (if (!sim) 1000000 /* 40MHz / 1000000 */ else 100)
28    val freq = RegInit(clk.U(64.W))
29    val inc = RegInit(1.U(64.W))
30
31    val cnt = RegInit(0.U(64.W))
32    val nextCnt = cnt + 1.U
33    cnt := Mux(nextCnt < freq, nextCnt, 0.U)
34    val tick = (nextCnt === freq)
35    when (tick) { mtime := mtime + inc }
36
37    var clintMapping = Seq(
38      0x8000 -> RegField.bytes(freq),
39      0x8008 -> RegField.bytes(inc),
40      0xbff8 -> RegField.bytes(mtime))
41
42    for (i <- 0 until NumCores) {
43      clintMapping = clintMapping ++ Seq(
44        0x0000 + i*4 -> RegField.bytes(msip(i)),
45        0x4000 + i*8 -> RegField.bytes(mtimecmp(i))
46      )
47    }
48
49    node.regmap( mapping = clintMapping:_* )
50
51    val in = node.in.head._1
52    when(in.a.valid){
53      XSDebug("[A] channel valid ready=%d ", in.a.ready)
54      in.a.bits.dump
55    }
56
57    for (i <- 0 until NumCores) {
58      io.mtip(i) := RegNext(mtime >= mtimecmp(i))
59      io.msip(i) := RegNext(msip(i) =/= 0.U)
60    }
61  }
62}
63