xref: /XiangShan/src/main/scala/device/TLTimer.scala (revision c6d439803a044ea209139672b25e35fe8d7f4aa0)
1*c6d43980SLemover/***************************************************************************************
2*c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3*c6d43980SLemover*
4*c6d43980SLemover* XiangShan is licensed under Mulan PSL v2.
5*c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
6*c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at:
7*c6d43980SLemover*          http://license.coscl.org.cn/MulanPSL2
8*c6d43980SLemover*
9*c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
10*c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
11*c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
12*c6d43980SLemover*
13*c6d43980SLemover* See the Mulan PSL v2 for more details.
14*c6d43980SLemover***************************************************************************************/
15*c6d43980SLemover
16618fb109Slinjiaweipackage device
17618fb109Slinjiawei
18618fb109Slinjiaweiimport chisel3._
19618fb109Slinjiaweiimport chisel3.util._
20618fb109Slinjiaweiimport freechips.rocketchip.tilelink._
21618fb109Slinjiaweiimport chipsalliance.rocketchip.config._
22618fb109Slinjiaweiimport freechips.rocketchip.diplomacy._
231865a66fSlinjiaweiimport freechips.rocketchip.regmapper.RegField
241865a66fSlinjiaweiimport utils.{HasTLDump, XSDebug}
25618fb109Slinjiawei
262225d46eSJiawei Linclass TLTimer(address: Seq[AddressSet], sim: Boolean, numCores: Int)(implicit p: Parameters) extends LazyModule {
27618fb109Slinjiawei
28618fb109Slinjiawei  val device = new SimpleDevice("clint", Seq("XiangShan", "clint"))
29618fb109Slinjiawei  val node = TLRegisterNode(address, device, beatBytes = 8)
30618fb109Slinjiawei
315c5bd416Sljw  lazy val module = new LazyModuleImp(this) with HasTLDump {
32799b61e0SLinJiawei    val io = IO(new Bundle() {
332225d46eSJiawei Lin      val mtip = Output(Vec(numCores, Bool()))
342225d46eSJiawei Lin      val msip = Output(Vec(numCores, Bool()))
35799b61e0SLinJiawei    })
36618fb109Slinjiawei
37618fb109Slinjiawei    val mtime = RegInit(0.U(64.W))  // unit: us
382225d46eSJiawei Lin    val mtimecmp = Seq.fill(numCores)(RegInit(0.U(64.W)))
392225d46eSJiawei Lin    val msip = Seq.fill(numCores)(RegInit(0.U(32.W)))
40618fb109Slinjiawei
41e2b04952SYinan Xu    val clk = (if (!sim) 1000000 /* 40MHz / 1000000 */ else 100)
42298aa395SYinan Xu    val freq = RegInit(clk.U(64.W))
43298aa395SYinan Xu    val inc = RegInit(1.U(64.W))
44618fb109Slinjiawei
45298aa395SYinan Xu    val cnt = RegInit(0.U(64.W))
46618fb109Slinjiawei    val nextCnt = cnt + 1.U
47618fb109Slinjiawei    cnt := Mux(nextCnt < freq, nextCnt, 0.U)
48618fb109Slinjiawei    val tick = (nextCnt === freq)
49618fb109Slinjiawei    when (tick) { mtime := mtime + inc }
50618fb109Slinjiawei
510668d426Swangkaifan    var clintMapping = Seq(
52618fb109Slinjiawei      0x8000 -> RegField.bytes(freq),
53618fb109Slinjiawei      0x8008 -> RegField.bytes(inc),
540668d426Swangkaifan      0xbff8 -> RegField.bytes(mtime))
550668d426Swangkaifan
562225d46eSJiawei Lin    for (i <- 0 until numCores) {
570668d426Swangkaifan      clintMapping = clintMapping ++ Seq(
580668d426Swangkaifan        0x0000 + i*4 -> RegField.bytes(msip(i)),
590668d426Swangkaifan        0x4000 + i*8 -> RegField.bytes(mtimecmp(i))
60618fb109Slinjiawei      )
610668d426Swangkaifan    }
620668d426Swangkaifan
630668d426Swangkaifan    node.regmap( mapping = clintMapping:_* )
64618fb109Slinjiawei
651865a66fSlinjiawei    val in = node.in.head._1
661865a66fSlinjiawei    when(in.a.valid){
671865a66fSlinjiawei      XSDebug("[A] channel valid ready=%d ", in.a.ready)
681865a66fSlinjiawei      in.a.bits.dump
691865a66fSlinjiawei    }
701865a66fSlinjiawei
712225d46eSJiawei Lin    for (i <- 0 until numCores) {
720668d426Swangkaifan      io.mtip(i) := RegNext(mtime >= mtimecmp(i))
730668d426Swangkaifan      io.msip(i) := RegNext(msip(i) =/= 0.U)
740668d426Swangkaifan    }
75618fb109Slinjiawei  }
76618fb109Slinjiawei}
77