1c6d43980SLemover/*************************************************************************************** 2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 4c6d43980SLemover* 5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 8c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 9c6d43980SLemover* 10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13c6d43980SLemover* 14c6d43980SLemover* See the Mulan PSL v2 for more details. 15c6d43980SLemover***************************************************************************************/ 16c6d43980SLemover 17618fb109Slinjiaweipackage device 18618fb109Slinjiawei 19618fb109Slinjiaweiimport chisel3._ 20618fb109Slinjiaweiimport chisel3.util._ 21618fb109Slinjiaweiimport freechips.rocketchip.tilelink._ 22*8891a219SYinan Xuimport org.chipsalliance.cde.config._ 23618fb109Slinjiaweiimport freechips.rocketchip.diplomacy._ 241865a66fSlinjiaweiimport freechips.rocketchip.regmapper.RegField 251865a66fSlinjiaweiimport utils.{HasTLDump, XSDebug} 26618fb109Slinjiawei 272225d46eSJiawei Linclass TLTimer(address: Seq[AddressSet], sim: Boolean, numCores: Int)(implicit p: Parameters) extends LazyModule { 28618fb109Slinjiawei 29618fb109Slinjiawei val device = new SimpleDevice("clint", Seq("XiangShan", "clint")) 30618fb109Slinjiawei val node = TLRegisterNode(address, device, beatBytes = 8) 31618fb109Slinjiawei 325c5bd416Sljw lazy val module = new LazyModuleImp(this) with HasTLDump { 33799b61e0SLinJiawei val io = IO(new Bundle() { 342225d46eSJiawei Lin val mtip = Output(Vec(numCores, Bool())) 352225d46eSJiawei Lin val msip = Output(Vec(numCores, Bool())) 36799b61e0SLinJiawei }) 37618fb109Slinjiawei 38618fb109Slinjiawei val mtime = RegInit(0.U(64.W)) // unit: us 392225d46eSJiawei Lin val mtimecmp = Seq.fill(numCores)(RegInit(0.U(64.W))) 402225d46eSJiawei Lin val msip = Seq.fill(numCores)(RegInit(0.U(32.W))) 41618fb109Slinjiawei 42e2b04952SYinan Xu val clk = (if (!sim) 1000000 /* 40MHz / 1000000 */ else 100) 43298aa395SYinan Xu val freq = RegInit(clk.U(64.W)) 44298aa395SYinan Xu val inc = RegInit(1.U(64.W)) 45618fb109Slinjiawei 46298aa395SYinan Xu val cnt = RegInit(0.U(64.W)) 47618fb109Slinjiawei val nextCnt = cnt + 1.U 48618fb109Slinjiawei cnt := Mux(nextCnt < freq, nextCnt, 0.U) 49618fb109Slinjiawei val tick = (nextCnt === freq) 50618fb109Slinjiawei when (tick) { mtime := mtime + inc } 51618fb109Slinjiawei 520668d426Swangkaifan var clintMapping = Seq( 53618fb109Slinjiawei 0x8000 -> RegField.bytes(freq), 54618fb109Slinjiawei 0x8008 -> RegField.bytes(inc), 550668d426Swangkaifan 0xbff8 -> RegField.bytes(mtime)) 560668d426Swangkaifan 572225d46eSJiawei Lin for (i <- 0 until numCores) { 580668d426Swangkaifan clintMapping = clintMapping ++ Seq( 590668d426Swangkaifan 0x0000 + i*4 -> RegField.bytes(msip(i)), 600668d426Swangkaifan 0x4000 + i*8 -> RegField.bytes(mtimecmp(i)) 61618fb109Slinjiawei ) 620668d426Swangkaifan } 630668d426Swangkaifan 640668d426Swangkaifan node.regmap( mapping = clintMapping:_* ) 65618fb109Slinjiawei 661865a66fSlinjiawei val in = node.in.head._1 671865a66fSlinjiawei when(in.a.valid){ 681865a66fSlinjiawei XSDebug("[A] channel valid ready=%d ", in.a.ready) 691865a66fSlinjiawei in.a.bits.dump 701865a66fSlinjiawei } 711865a66fSlinjiawei 722225d46eSJiawei Lin for (i <- 0 until numCores) { 730668d426Swangkaifan io.mtip(i) := RegNext(mtime >= mtimecmp(i)) 740668d426Swangkaifan io.msip(i) := RegNext(msip(i) =/= 0.U) 750668d426Swangkaifan } 76618fb109Slinjiawei } 77618fb109Slinjiawei} 78