xref: /XiangShan/src/main/scala/device/TLTimer.scala (revision 5c5bd416ce761d956348a8e2fbbf268922371d8b)
1618fb109Slinjiaweipackage device
2618fb109Slinjiawei
3618fb109Slinjiaweiimport chisel3._
4618fb109Slinjiaweiimport chisel3.util._
5618fb109Slinjiaweiimport freechips.rocketchip.tilelink._
6618fb109Slinjiaweiimport chipsalliance.rocketchip.config._
7618fb109Slinjiaweiimport freechips.rocketchip.diplomacy._
81865a66fSlinjiaweiimport freechips.rocketchip.regmapper.RegField
91865a66fSlinjiaweiimport utils.{HasTLDump, XSDebug}
10618fb109Slinjiawei
11618fb109Slinjiaweiclass TLTimer(address: Seq[AddressSet], sim: Boolean)(implicit p: Parameters) extends LazyModule {
12618fb109Slinjiawei
13618fb109Slinjiawei  val device = new SimpleDevice("clint", Seq("XiangShan", "clint"))
14618fb109Slinjiawei  val node = TLRegisterNode(address, device, beatBytes = 8)
150668d426Swangkaifan  val NumCores = top.Parameters.get.socParameters.NumCores
16618fb109Slinjiawei
17*5c5bd416Sljw  lazy val module = new LazyModuleImp(this) with HasTLDump {
18799b61e0SLinJiawei    val io = IO(new Bundle() {
190668d426Swangkaifan      val mtip = Output(Vec(NumCores, Bool()))
200668d426Swangkaifan      val msip = Output(Vec(NumCores, Bool()))
21799b61e0SLinJiawei    })
22618fb109Slinjiawei
23618fb109Slinjiawei    val mtime = RegInit(0.U(64.W))  // unit: us
240668d426Swangkaifan    val mtimecmp = Seq.fill(NumCores)(RegInit(0.U(64.W)))
250668d426Swangkaifan    val msip = Seq.fill(NumCores)(RegInit(0.U(32.W)))
26618fb109Slinjiawei
27e2b04952SYinan Xu    val clk = (if (!sim) 1000000 /* 40MHz / 1000000 */ else 100)
28298aa395SYinan Xu    val freq = RegInit(clk.U(64.W))
29298aa395SYinan Xu    val inc = RegInit(1.U(64.W))
30618fb109Slinjiawei
31298aa395SYinan Xu    val cnt = RegInit(0.U(64.W))
32618fb109Slinjiawei    val nextCnt = cnt + 1.U
33618fb109Slinjiawei    cnt := Mux(nextCnt < freq, nextCnt, 0.U)
34618fb109Slinjiawei    val tick = (nextCnt === freq)
35618fb109Slinjiawei    when (tick) { mtime := mtime + inc }
36618fb109Slinjiawei
370668d426Swangkaifan    var clintMapping = Seq(
38618fb109Slinjiawei      0x8000 -> RegField.bytes(freq),
39618fb109Slinjiawei      0x8008 -> RegField.bytes(inc),
400668d426Swangkaifan      0xbff8 -> RegField.bytes(mtime))
410668d426Swangkaifan
420668d426Swangkaifan    for (i <- 0 until NumCores) {
430668d426Swangkaifan      clintMapping = clintMapping ++ Seq(
440668d426Swangkaifan        0x0000 + i*4 -> RegField.bytes(msip(i)),
450668d426Swangkaifan        0x4000 + i*8 -> RegField.bytes(mtimecmp(i))
46618fb109Slinjiawei      )
470668d426Swangkaifan    }
480668d426Swangkaifan
490668d426Swangkaifan    node.regmap( mapping = clintMapping:_* )
50618fb109Slinjiawei
511865a66fSlinjiawei    val in = node.in.head._1
521865a66fSlinjiawei    when(in.a.valid){
531865a66fSlinjiawei      XSDebug("[A] channel valid ready=%d ", in.a.ready)
541865a66fSlinjiawei      in.a.bits.dump
551865a66fSlinjiawei    }
561865a66fSlinjiawei
570668d426Swangkaifan    for (i <- 0 until NumCores) {
580668d426Swangkaifan      io.mtip(i) := RegNext(mtime >= mtimecmp(i))
590668d426Swangkaifan      io.msip(i) := RegNext(msip(i) =/= 0.U)
600668d426Swangkaifan    }
61618fb109Slinjiawei  }
62618fb109Slinjiawei}
63