xref: /XiangShan/src/main/scala/device/AXI4UART.scala (revision 956d83c0f98bae64d3d4939708d2b7809038e7f4)
1package device
2
3import chisel3._
4import chisel3.util._
5import bus.axi4._
6import chipsalliance.rocketchip.config.Parameters
7import chisel3.util.experimental.BoringUtils
8import freechips.rocketchip.diplomacy.AddressSet
9import utils._
10
11class UARTIO extends Bundle {
12  val out = new Bundle {
13    val valid = Output(Bool())
14    val ch = Output(UInt(8.W))
15  }
16  val in = new Bundle {
17    val valid = Output(Bool())
18    val ch = Input(UInt(8.W))
19  }
20}
21
22class AXI4UART
23(
24  address: AddressSet
25)(implicit p: Parameters)
26  extends AXI4SlaveModule(address, executable = false, _extra = new UARTIO)
27{
28  override lazy val module = new AXI4SlaveModuleImp[UARTIO](this){
29    val rxfifo = RegInit(0.U(32.W))
30    val txfifo = Reg(UInt(32.W))
31    val stat = RegInit(1.U(32.W))
32    val ctrl = RegInit(0.U(32.W))
33
34    io.extra.get.out.valid := (waddr(3,0) === 4.U && in.w.fire())
35    io.extra.get.out.ch := in.w.bits.data(7,0)
36    io.extra.get.in.valid := (raddr(3,0) === 0.U && ren)
37
38    val mapping = Map(
39      RegMap(0x0, io.extra.get.in.ch, RegMap.Unwritable),
40      RegMap(0x4, txfifo),
41      RegMap(0x8, stat),
42      RegMap(0xc, ctrl)
43    )
44
45    RegMap.generate(mapping, raddr(3,0), in.r.bits.data,
46      waddr(3,0), in.w.fire(), in.w.bits.data, MaskExpand(in.w.bits.strb >> waddr(2,0))
47    )
48  }
49}
50