1*c6d43980SLemover/*************************************************************************************** 2*c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3*c6d43980SLemover* 4*c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 5*c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 6*c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 7*c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 8*c6d43980SLemover* 9*c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 10*c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 11*c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 12*c6d43980SLemover* 13*c6d43980SLemover* See the Mulan PSL v2 for more details. 14*c6d43980SLemover***************************************************************************************/ 15*c6d43980SLemover 16d7763dc0SZihao Yupackage device 17d7763dc0SZihao Yu 18d7763dc0SZihao Yuimport chisel3._ 19d7763dc0SZihao Yuimport chisel3.util._ 20956d83c0Slinjiaweiimport chipsalliance.rocketchip.config.Parameters 21956d83c0Slinjiaweiimport freechips.rocketchip.diplomacy.AddressSet 22d7763dc0SZihao Yuimport utils._ 23d7763dc0SZihao Yu 24a428082bSLinJiaweiclass UARTIO extends Bundle { 25a428082bSLinJiawei val out = new Bundle { 26a428082bSLinJiawei val valid = Output(Bool()) 27b65ec060SZihao Yu val ch = Output(UInt(8.W)) 28b65ec060SZihao Yu } 29a428082bSLinJiawei val in = new Bundle { 30a428082bSLinJiawei val valid = Output(Bool()) 31d18aeea6SLinJiawei val ch = Input(UInt(8.W)) 32a428082bSLinJiawei } 33d18aeea6SLinJiawei} 34d18aeea6SLinJiawei 35956d83c0Slinjiaweiclass AXI4UART 36956d83c0Slinjiawei( 37a2e9bde6SAllen address: Seq[AddressSet] 38956d83c0Slinjiawei)(implicit p: Parameters) 39956d83c0Slinjiawei extends AXI4SlaveModule(address, executable = false, _extra = new UARTIO) 40956d83c0Slinjiawei{ 41956d83c0Slinjiawei override lazy val module = new AXI4SlaveModuleImp[UARTIO](this){ 42d7763dc0SZihao Yu val rxfifo = RegInit(0.U(32.W)) 43d7763dc0SZihao Yu val txfifo = Reg(UInt(32.W)) 44d7763dc0SZihao Yu val stat = RegInit(1.U(32.W)) 45d7763dc0SZihao Yu val ctrl = RegInit(0.U(32.W)) 46d7763dc0SZihao Yu 47a428082bSLinJiawei io.extra.get.out.valid := (waddr(3,0) === 4.U && in.w.fire()) 48a428082bSLinJiawei io.extra.get.out.ch := in.w.bits.data(7,0) 49efc6a777Slinjiawei io.extra.get.in.valid := (raddr(3,0) === 0.U && in.r.fire()) 50d7763dc0SZihao Yu 51d7763dc0SZihao Yu val mapping = Map( 52a428082bSLinJiawei RegMap(0x0, io.extra.get.in.ch, RegMap.Unwritable), 53d18aeea6SLinJiawei RegMap(0x4, txfifo), 54d7763dc0SZihao Yu RegMap(0x8, stat), 55d7763dc0SZihao Yu RegMap(0xc, ctrl) 56d7763dc0SZihao Yu ) 57d7763dc0SZihao Yu 58d7763dc0SZihao Yu RegMap.generate(mapping, raddr(3,0), in.r.bits.data, 59956d83c0Slinjiawei waddr(3,0), in.w.fire(), in.w.bits.data, MaskExpand(in.w.bits.strb >> waddr(2,0)) 60956d83c0Slinjiawei ) 61956d83c0Slinjiawei } 62d7763dc0SZihao Yu} 63