xref: /XiangShan/src/main/scala/device/AXI4UART.scala (revision a2e9bde6390a265b32b8c01575d8193a7197e0eb)
1d7763dc0SZihao Yupackage device
2d7763dc0SZihao Yu
3d7763dc0SZihao Yuimport chisel3._
4d7763dc0SZihao Yuimport chisel3.util._
5d7763dc0SZihao Yuimport bus.axi4._
6956d83c0Slinjiaweiimport chipsalliance.rocketchip.config.Parameters
7956d83c0Slinjiaweiimport freechips.rocketchip.diplomacy.AddressSet
8d7763dc0SZihao Yuimport utils._
9d7763dc0SZihao Yu
10a428082bSLinJiaweiclass UARTIO extends Bundle {
11a428082bSLinJiawei  val out = new Bundle {
12a428082bSLinJiawei    val valid = Output(Bool())
13b65ec060SZihao Yu    val ch = Output(UInt(8.W))
14b65ec060SZihao Yu  }
15a428082bSLinJiawei  val in = new Bundle {
16a428082bSLinJiawei    val valid = Output(Bool())
17d18aeea6SLinJiawei    val ch = Input(UInt(8.W))
18a428082bSLinJiawei  }
19d18aeea6SLinJiawei}
20d18aeea6SLinJiawei
21956d83c0Slinjiaweiclass AXI4UART
22956d83c0Slinjiawei(
23*a2e9bde6SAllen  address: Seq[AddressSet]
24956d83c0Slinjiawei)(implicit p: Parameters)
25956d83c0Slinjiawei  extends AXI4SlaveModule(address, executable = false, _extra = new UARTIO)
26956d83c0Slinjiawei{
27956d83c0Slinjiawei  override lazy val module = new AXI4SlaveModuleImp[UARTIO](this){
28d7763dc0SZihao Yu    val rxfifo = RegInit(0.U(32.W))
29d7763dc0SZihao Yu    val txfifo = Reg(UInt(32.W))
30d7763dc0SZihao Yu    val stat = RegInit(1.U(32.W))
31d7763dc0SZihao Yu    val ctrl = RegInit(0.U(32.W))
32d7763dc0SZihao Yu
33a428082bSLinJiawei    io.extra.get.out.valid := (waddr(3,0) === 4.U && in.w.fire())
34a428082bSLinJiawei    io.extra.get.out.ch := in.w.bits.data(7,0)
35efc6a777Slinjiawei    io.extra.get.in.valid := (raddr(3,0) === 0.U && in.r.fire())
36d7763dc0SZihao Yu
37d7763dc0SZihao Yu    val mapping = Map(
38a428082bSLinJiawei      RegMap(0x0, io.extra.get.in.ch, RegMap.Unwritable),
39d18aeea6SLinJiawei      RegMap(0x4, txfifo),
40d7763dc0SZihao Yu      RegMap(0x8, stat),
41d7763dc0SZihao Yu      RegMap(0xc, ctrl)
42d7763dc0SZihao Yu    )
43d7763dc0SZihao Yu
44d7763dc0SZihao Yu    RegMap.generate(mapping, raddr(3,0), in.r.bits.data,
45956d83c0Slinjiawei      waddr(3,0), in.w.fire(), in.w.bits.data, MaskExpand(in.w.bits.strb >> waddr(2,0))
46956d83c0Slinjiawei    )
47956d83c0Slinjiawei  }
48d7763dc0SZihao Yu}
49