xref: /XiangShan/src/main/scala/device/AXI4Timer.scala (revision 4c8d1f11f82bc36ffb7f2ae5f528441db99c1081)
184226e46SZihao Yupackage device
284226e46SZihao Yu
384226e46SZihao Yuimport chisel3._
484226e46SZihao Yuimport chisel3.util._
584226e46SZihao Yu
6ce6a2d5bSZihao Yuimport bus.axi4._
7f10a0bcbSZihao Yuimport utils._
884226e46SZihao Yu
9891d22aaSZihao Yuclass TimerIO extends Bundle {
10891d22aaSZihao Yu  val mtip = Output(Bool())
11891d22aaSZihao Yu}
12891d22aaSZihao Yu
13891d22aaSZihao Yuclass AXI4Timer(sim: Boolean = false) extends AXI4SlaveModule(new AXI4Lite, new TimerIO) {
14891d22aaSZihao Yu  val mtime = RegInit(0.U(64.W))  // unit: ms
15891d22aaSZihao Yu  val mtimecmp = RegInit(0.U(64.W))
16891d22aaSZihao Yu
17891d22aaSZihao Yu  val clk = (if (!sim) 40000 /* 40MHz / 1000 */ else 2000)
1884226e46SZihao Yu  val tick = Counter(true.B, clk)._2
19891d22aaSZihao Yu  when (tick) { mtime := mtime + 1.U }
20891d22aaSZihao Yu
21891d22aaSZihao Yu  val mapping = Map(
22891d22aaSZihao Yu    RegMap(0x0, mtime),
23891d22aaSZihao Yu    RegMap(0x8, mtimecmp)
24891d22aaSZihao Yu  )
25891d22aaSZihao Yu
26891d22aaSZihao Yu  RegMap.generate(mapping, raddr(3,0), in.r.bits.data,
27891d22aaSZihao Yu    waddr(3,0), in.w.fire(), in.w.bits.data, MaskExpand(in.w.bits.strb))
28891d22aaSZihao Yu
29*4c8d1f11SZihao Yu  io.extra.get.mtip := RegNext(mtime >= mtimecmp)
3084226e46SZihao Yu}
31