/linux-6.14.4/drivers/memory/tegra/ |
D | tegra210-mc.h | 12 #define MC_LATENCY_ALLOWANCE_AVPC_0 0x2e4 13 #define MC_LATENCY_ALLOWANCE_HC_0 0x310 14 #define MC_LATENCY_ALLOWANCE_HC_1 0x314 15 #define MC_LATENCY_ALLOWANCE_MPCORE_0 0x320 16 #define MC_LATENCY_ALLOWANCE_NVENC_0 0x328 17 #define MC_LATENCY_ALLOWANCE_PPCS_0 0x344 18 #define MC_LATENCY_ALLOWANCE_PPCS_1 0x348 19 #define MC_LATENCY_ALLOWANCE_ISP2_0 0x370 20 #define MC_LATENCY_ALLOWANCE_ISP2_1 0x374 21 #define MC_LATENCY_ALLOWANCE_XUSB_0 0x37c [all …]
|
D | tegra114.c | 15 .id = 0x00, 20 .reg = 0x34c, 21 .shift = 0, 22 .mask = 0xff, 23 .def = 0x0, 27 .id = 0x01, 32 .reg = 0x228, 36 .reg = 0x2e8, 37 .shift = 0, 38 .mask = 0xff, [all …]
|
D | tegra210.c | 12 .id = 0x00, 16 .id = 0x01, 21 .reg = 0x228, 25 .reg = 0x2e8, 26 .shift = 0, 27 .mask = 0xff, 28 .def = 0x1e, 32 .id = 0x02, 37 .reg = 0x228, 41 .reg = 0x2f4, [all …]
|
D | tegra124.c | 16 .id = 0x00, 21 .reg = 0x34c, 22 .shift = 0, 23 .mask = 0xff, 24 .def = 0x0, 28 .id = 0x01, 33 .reg = 0x228, 37 .reg = 0x2e8, 38 .shift = 0, 39 .mask = 0xff, [all …]
|
D | tegra30.c | 37 .id = 0x00, 42 .reg = 0x34c, 43 .shift = 0, 44 .mask = 0xff, 45 .def = 0x0, 50 .id = 0x01, 55 .reg = 0x228, 59 .reg = 0x2e8, 60 .shift = 0, 61 .mask = 0xff, [all …]
|
/linux-6.14.4/drivers/gpu/drm/ast/ |
D | ast_dram_tables.h | 12 { 0x0108, 0x00000000 }, 13 { 0x0120, 0x00004a21 }, 14 { 0xFF00, 0x00000043 }, 15 { 0x0000, 0xFFFFFFFF }, 16 { 0x0004, 0x00000089 }, 17 { 0x0008, 0x22331353 }, 18 { 0x000C, 0x0d07000b }, 19 { 0x0010, 0x11113333 }, 20 { 0x0020, 0x00110350 }, 21 { 0x0028, 0x1e0828f0 }, [all …]
|
/linux-6.14.4/drivers/phy/qualcomm/ |
D | phy-qcom-qmp-qserdes-txrx-v6_n4.h | 9 #define QSERDES_V6_N4_TX_CLKBUF_ENABLE 0x08 10 #define QSERDES_V6_N4_TX_TX_EMP_POST1_LVL 0x0c 11 #define QSERDES_V6_N4_TX_TX_DRV_LVL 0x14 12 #define QSERDES_V6_N4_TX_RESET_TSYNC_EN 0x1c 13 #define QSERDES_V6_N4_TX_PRE_STALL_LDO_BOOST_EN 0x20 14 #define QSERDES_V6_N4_TX_RES_CODE_LANE_OFFSET_TX 0x30 15 #define QSERDES_V6_N4_TX_RES_CODE_LANE_OFFSET_RX 0x34 16 #define QSERDES_V6_N4_TX_TRANSCEIVER_BIAS_EN 0x48 17 #define QSERDES_V6_N4_TX_HIGHZ_DRVR_EN 0x4c 18 #define QSERDES_V6_N4_TX_TX_POL_INV 0x50 [all …]
|
D | phy-qcom-qmp-qserdes-txrx-v5_5nm.h | 10 #define QSERDES_V5_5NM_TX_BIST_MODE_LANENO 0x00 11 #define QSERDES_V5_5NM_TX_BIST_INVERT 0x04 12 #define QSERDES_V5_5NM_TX_CLKBUF_ENABLE 0x08 13 #define QSERDES_V5_5NM_TX_TX_EMP_POST1_LVL 0x0c 14 #define QSERDES_V5_5NM_TX_TX_IDLE_LVL_LARGE_AMP 0x10 15 #define QSERDES_V5_5NM_TX_TX_DRV_LVL 0x14 16 #define QSERDES_V5_5NM_TX_TX_DRV_LVL_OFFSET 0x18 17 #define QSERDES_V5_5NM_TX_RESET_TSYNC_EN 0x1c 18 #define QSERDES_V5_5NM_TX_PRE_STALL_LDO_BOOST_EN 0x20 19 #define QSERDES_V5_5NM_TX_LPB_EN 0x24 [all …]
|
/linux-6.14.4/drivers/clk/meson/ |
D | axg.h | 19 #define HHI_GP0_PLL_CNTL 0x40 20 #define HHI_GP0_PLL_CNTL2 0x44 21 #define HHI_GP0_PLL_CNTL3 0x48 22 #define HHI_GP0_PLL_CNTL4 0x4c 23 #define HHI_GP0_PLL_CNTL5 0x50 24 #define HHI_GP0_PLL_STS 0x54 25 #define HHI_GP0_PLL_CNTL1 0x58 26 #define HHI_HIFI_PLL_CNTL 0x80 27 #define HHI_HIFI_PLL_CNTL2 0x84 28 #define HHI_HIFI_PLL_CNTL3 0x88 [all …]
|
D | gxbb.h | 17 #define SCR 0x2C /* 0x0b offset in data sheet */ 18 #define TIMEOUT_VALUE 0x3c /* 0x0f offset in data sheet */ 20 #define HHI_GP0_PLL_CNTL 0x40 /* 0x10 offset in data sheet */ 21 #define HHI_GP0_PLL_CNTL2 0x44 /* 0x11 offset in data sheet */ 22 #define HHI_GP0_PLL_CNTL3 0x48 /* 0x12 offset in data sheet */ 23 #define HHI_GP0_PLL_CNTL4 0x4c /* 0x13 offset in data sheet */ 24 #define HHI_GP0_PLL_CNTL5 0x50 /* 0x14 offset in data sheet */ 25 #define HHI_GP0_PLL_CNTL1 0x58 /* 0x16 offset in data sheet */ 27 #define HHI_XTAL_DIVN_CNTL 0xbc /* 0x2f offset in data sheet */ 28 #define HHI_TIMER90K 0xec /* 0x3b offset in data sheet */ [all …]
|
/linux-6.14.4/Documentation/devicetree/bindings/leds/ |
D | leds-lgm.yaml | 34 minimum: 0 55 const: 0 58 "^led@[0-2]$": 65 minimum: 0 107 reg = <0xE0D40000 0x2E4>; 112 pinctrl-0 = <&pinctrl_ledc>; 119 #size-cells = <0>; 121 led@0 { 122 reg = <0>; 125 led-gpios = <&ssogpio 0 0>; [all …]
|
/linux-6.14.4/arch/arm/boot/dts/nxp/imx/ |
D | imxrt1050-pinfunc.h | 10 #define IMX_PAD_SION 0x40000000 17 #define MXRT1050_IOMUXC_GPIO_EMC_00_SEMC_DA00 0x014 0x204 0x000 0x0 0x0 18 #define MXRT1050_IOMUXC_GPIO_EMC_00_FLEXPWM4_PWM0_A 0x014 0x204 0x494 0x1 0x0 19 #define MXRT1050_IOMUXC_GPIO_EMC_00_LPSPI2_SCK 0x014 0x204 0x500 0x2 0x1 20 #define MXRT1050_IOMUXC_GPIO_EMC_00_XBAR_INOUT2 0x014 0x204 0x60C 0x3 0x0 21 #define MXRT1050_IOMUXC_GPIO_EMC_00_FLEXIO1_D00 0x014 0x204 0x000 0x4 0x0 22 #define MXRT1050_IOMUXC_GPIO_EMC_00_GPIO4_IO00 0x014 0x204 0x000 0x5 0x0 24 #define MXRT1050_IOMUXC_GPIO_EMC_01_SEMC_DA01 0x018 0x208 0x000 0x0 0x0 25 #define MXRT1050_IOMUXC_GPIO_EMC_01_FLEXPWM4_PWM0_B 0x018 0x208 0x000 0x1 0x0 26 #define MXRT1050_IOMUXC_GPIO_EMC_01_LPSPI2_PCS0 0x018 0x208 0x4FC 0x2 0x1 [all …]
|
D | imx35-pinfunc.h | 13 #define MX35_PAD_CAPTURE__GPT_CAPIN1 0x004 0x328 0x000 0x0 0x0 14 #define MX35_PAD_CAPTURE__GPT_CMPOUT2 0x004 0x328 0x000 0x1 0x0 15 #define MX35_PAD_CAPTURE__CSPI2_SS1 0x004 0x328 0x7f4 0x2 0x0 16 #define MX35_PAD_CAPTURE__EPIT1_EPITO 0x004 0x328 0x000 0x3 0x0 17 #define MX35_PAD_CAPTURE__CCM_CLK32K 0x004 0x328 0x7d0 0x4 0x0 18 #define MX35_PAD_CAPTURE__GPIO1_4 0x004 0x328 0x850 0x5 0x0 19 #define MX35_PAD_COMPARE__GPT_CMPOUT1 0x008 0x32c 0x000 0x0 0x0 20 #define MX35_PAD_COMPARE__GPT_CAPIN2 0x008 0x32c 0x000 0x1 0x0 21 #define MX35_PAD_COMPARE__GPT_CMPOUT3 0x008 0x32c 0x000 0x2 0x0 22 #define MX35_PAD_COMPARE__EPIT2_EPITO 0x008 0x32c 0x000 0x3 0x0 [all …]
|
D | imx25-pinfunc.h | 16 #define MX25_PAD_A10__A10 0x008 0x000 0x000 0x00 0x000 17 #define MX25_PAD_A10__GPIO_4_0 0x008 0x000 0x000 0x05 0x000 19 #define MX25_PAD_A13__A13 0x00c 0x22C 0x000 0x00 0x000 20 #define MX25_PAD_A13__GPIO_4_1 0x00c 0x22C 0x000 0x05 0x000 21 #define MX25_PAD_A13__LCDC_CLS 0x00c 0x22C 0x000 0x07 0x000 23 #define MX25_PAD_A14__A14 0x010 0x230 0x000 0x00 0x000 24 #define MX25_PAD_A14__GPIO_2_0 0x010 0x230 0x000 0x05 0x000 25 #define MX25_PAD_A14__SIM1_CLK1 0x010 0x230 0x000 0x06 0x000 26 #define MX25_PAD_A14__LCDC_SPL 0x010 0x230 0x000 0x07 0x000 28 #define MX25_PAD_A15__A15 0x014 0x234 0x000 0x00 0x000 [all …]
|
D | imx50-pinfunc.h | 13 #define MX50_PAD_KEY_COL0__KPP_COL_0 0x020 0x2cc 0x000 0x0 0x0 14 #define MX50_PAD_KEY_COL0__GPIO4_0 0x020 0x2cc 0x000 0x1 0x0 15 #define MX50_PAD_KEY_COL0__EIM_NANDF_CLE 0x020 0x2cc 0x000 0x2 0x0 16 #define MX50_PAD_KEY_COL0__CTI_TRIGIN7 0x020 0x2cc 0x000 0x6 0x0 17 #define MX50_PAD_KEY_COL0__USBPHY1_TXREADY 0x020 0x2cc 0x000 0x7 0x0 18 #define MX50_PAD_KEY_ROW0__KPP_ROW_0 0x024 0x2d0 0x000 0x0 0x0 19 #define MX50_PAD_KEY_ROW0__GPIO4_1 0x024 0x2d0 0x000 0x1 0x0 20 #define MX50_PAD_KEY_ROW0__EIM_NANDF_ALE 0x024 0x2d0 0x000 0x2 0x0 21 #define MX50_PAD_KEY_ROW0__CTI_TRIGIN_ACK7 0x024 0x2d0 0x000 0x6 0x0 22 #define MX50_PAD_KEY_ROW0__USBPHY1_RXVALID 0x024 0x2d0 0x000 0x7 0x0 [all …]
|
D | imx53-pinfunc.h | 13 #define MX53_PAD_GPIO_19__KPP_COL_5 0x020 0x348 0x840 0x0 0x0 14 #define MX53_PAD_GPIO_19__GPIO4_5 0x020 0x348 0x000 0x1 0x0 15 #define MX53_PAD_GPIO_19__CCM_CLKO 0x020 0x348 0x000 0x2 0x0 16 #define MX53_PAD_GPIO_19__SPDIF_OUT1 0x020 0x348 0x000 0x3 0x0 17 #define MX53_PAD_GPIO_19__RTC_CE_RTC_EXT_TRIG2 0x020 0x348 0x000 0x4 0x0 18 #define MX53_PAD_GPIO_19__ECSPI1_RDY 0x020 0x348 0x000 0x5 0x0 19 #define MX53_PAD_GPIO_19__FEC_TDATA_3 0x020 0x348 0x000 0x6 0x0 20 #define MX53_PAD_GPIO_19__SRC_INT_BOOT 0x020 0x348 0x000 0x7 0x0 21 #define MX53_PAD_KEY_COL0__KPP_COL_0 0x024 0x34c 0x000 0x0 0x0 22 #define MX53_PAD_KEY_COL0__GPIO4_6 0x024 0x34c 0x000 0x1 0x0 [all …]
|
/linux-6.14.4/drivers/clk/mediatek/ |
D | clk-mt8135-apmixedsys.c | 38 PLL(CLK_APMIXED_ARMPLL1, "armpll1", 0x200, 0x218, 0x80000000, 0, 21, 0x204, 24, 0x0, 0x204, 0), 39 PLL(CLK_APMIXED_ARMPLL2, "armpll2", 0x2cc, 0x2e4, 0x80000000, 0, 21, 0x2d0, 24, 0x0, 0x2d0, 0), 40 …PLL(CLK_APMIXED_MAINPLL, "mainpll", 0x21c, 0x234, 0xf0000000, HAVE_RST_BAR, 21, 0x21c, 6, 0x0, 0x2… 41 …PLL(CLK_APMIXED_UNIVPLL, "univpll", 0x238, 0x250, 0xf3000000, HAVE_RST_BAR, 7, 0x238, 6, 0x0, 0x23… 42 …PLL(CLK_APMIXED_MMPLL, "mmpll", 0x254, 0x26c, 0xf0000000, HAVE_RST_BAR, 21, 0x254, 6, 0x0, 0x258, … 43 PLL(CLK_APMIXED_MSDCPLL, "msdcpll", 0x278, 0x290, 0x80000000, 0, 21, 0x278, 6, 0x0, 0x27c, 0), 44 PLL(CLK_APMIXED_TVDPLL, "tvdpll", 0x294, 0x2ac, 0x80000000, 0, 31, 0x294, 6, 0x0, 0x298, 0), 45 PLL(CLK_APMIXED_LVDSPLL, "lvdspll", 0x2b0, 0x2c8, 0x80000000, 0, 21, 0x2b0, 6, 0x0, 0x2b4, 0), 46 PLL(CLK_APMIXED_AUDPLL, "audpll", 0x2e8, 0x300, 0x80000000, 0, 31, 0x2e8, 6, 0x2f8, 0x2ec, 0), 47 PLL(CLK_APMIXED_VDECPLL, "vdecpll", 0x304, 0x31c, 0x80000000, 0, 21, 0x2b0, 6, 0x0, 0x308, 0), [all …]
|
/linux-6.14.4/arch/arm64/boot/dts/freescale/ |
D | imx8mn-pinfunc.h | 14 …ne MX8MN_IOMUXC_BOOT_MODE2_CCMSRCGPCMIX_BOOT_MODE2 0x020 0x25C 0x000 0x0 0x0 15 …ne MX8MN_IOMUXC_BOOT_MODE2_I2C1_SCL 0x020 0x25C 0x55C 0x1 0x3 16 …ne MX8MN_IOMUXC_BOOT_MODE3_CCMSRCGPCMIX_BOOT_MODE3 0x024 0x260 0x000 0x0 0x0 17 …ne MX8MN_IOMUXC_BOOT_MODE3_I2C1_SDA 0x024 0x260 0x56C 0x1 0x3 18 …ne MX8MN_IOMUXC_GPIO1_IO00_GPIO1_IO0 0x028 0x290 0x000 0x0 0x0 19 …ne MX8MN_IOMUXC_GPIO1_IO00_CCMSRCGPCMIX_ENET_PHY_REF_CLK_ROOT 0x028 0x290 0x000 0x1 0x0 20 …ne MX8MN_IOMUXC_GPIO1_IO00_ANAMIX_REF_CLK_32K 0x028 0x290 0x000 0x5 0x0 21 …ne MX8MN_IOMUXC_GPIO1_IO00_CCMSRCGPCMIX_EXT_CLK1 0x028 0x290 0x000 0x6 0x0 22 …ne MX8MN_IOMUXC_GPIO1_IO01_GPIO1_IO1 0x02C 0x294 0x000 0x0 0x0 23 …ne MX8MN_IOMUXC_GPIO1_IO01_PWM1_OUT 0x02C 0x294 0x000 0x1 0x0 [all …]
|
D | imx8mp-pinfunc.h | 13 #define MX8MP_IOMUXC_GPIO1_IO00__GPIO1_IO00 0x014 0x274 0x000 0x0 0x0 14 #define MX8MP_IOMUXC_GPIO1_IO00__CCM_ENET_PHY_REF_CLK_ROOT 0x014 0x274 0x000 0x1 0x0 15 #define MX8MP_IOMUXC_GPIO1_IO00__ISP_FL_TRIG_0 0x014 0x274 0x5D4 0x3 0x0 16 #define MX8MP_IOMUXC_GPIO1_IO00__CCM_EXT_CLK1 0x014 0x274 0x000 0x6 0x0 17 #define MX8MP_IOMUXC_GPIO1_IO01__GPIO1_IO01 0x018 0x278 0x000 0x0 0x0 18 #define MX8MP_IOMUXC_GPIO1_IO01__PWM1_OUT 0x018 0x278 0x000 0x1 0x0 19 #define MX8MP_IOMUXC_GPIO1_IO01__ISP_SHUTTER_TRIG_0 0x018 0x278 0x5DC 0x3 0x0 20 #define MX8MP_IOMUXC_GPIO1_IO01__CCM_EXT_CLK2 0x018 0x278 0x000 0x6 0x0 21 #define MX8MP_IOMUXC_GPIO1_IO02__GPIO1_IO02 0x01C 0x27C 0x000 0x0 0x0 22 #define MX8MP_IOMUXC_GPIO1_IO02__WDOG1_WDOG_B 0x01C 0x27C 0x000 0x1 0x0 [all …]
|
/linux-6.14.4/Documentation/translations/zh_CN/mm/ |
D | page_owner.rst | 68 post_alloc_hook+0x177/0x1a0 69 get_page_from_freelist+0xd01/0xd80 70 __alloc_pages+0x39e/0x7e0 71 allocate_slab+0xbc/0x3f0 72 ___slab_alloc+0x528/0x8a0 73 kmem_cache_alloc+0x224/0x3b0 74 sk_prot_alloc+0x58/0x1a0 75 sk_alloc+0x32/0x4f0 76 inet_create+0x427/0xb50 77 __sock_create+0x2e4/0x650 [all …]
|
/linux-6.14.4/drivers/phy/samsung/ |
D | phy-gs101-ufs.c | 11 #define TENSOR_GS101_PHY_CTRL 0x3ec8 12 #define TENSOR_GS101_PHY_CTRL_MASK 0x1 13 #define TENSOR_GS101_PHY_CTRL_EN BIT(0) 14 #define PHY_GS101_LANE_OFFSET 0x200 15 #define TRSV_REG338 0x338 17 #define TRSV_REG339 0x339 19 #define TRSV_REG222 0x222 31 PHY_COMN_REG_CFG(0x43, 0x10, PWR_MODE_ANY), 32 PHY_COMN_REG_CFG(0x3C, 0x14, PWR_MODE_ANY), 33 PHY_COMN_REG_CFG(0x46, 0x48, PWR_MODE_ANY), [all …]
|
/linux-6.14.4/Documentation/mm/ |
D | page_owner.rst | 78 post_alloc_hook+0x177/0x1a0 79 get_page_from_freelist+0xd01/0xd80 80 __alloc_pages+0x39e/0x7e0 81 allocate_slab+0xbc/0x3f0 82 ___slab_alloc+0x528/0x8a0 83 kmem_cache_alloc+0x224/0x3b0 84 sk_prot_alloc+0x58/0x1a0 85 sk_alloc+0x32/0x4f0 86 inet_create+0x427/0xb50 87 __sock_create+0x2e4/0x650 [all …]
|
/linux-6.14.4/drivers/net/ethernet/freescale/ |
D | fec_mpc52xx.h | 34 u32 fec_id; /* FEC + 0x000 */ 35 u32 ievent; /* FEC + 0x004 */ 36 u32 imask; /* FEC + 0x008 */ 38 u32 reserved0[1]; /* FEC + 0x00C */ 39 u32 r_des_active; /* FEC + 0x010 */ 40 u32 x_des_active; /* FEC + 0x014 */ 41 u32 r_des_active_cl; /* FEC + 0x018 */ 42 u32 x_des_active_cl; /* FEC + 0x01C */ 43 u32 ivent_set; /* FEC + 0x020 */ 44 u32 ecntrl; /* FEC + 0x024 */ [all …]
|
/linux-6.14.4/drivers/staging/media/starfive/camss/ |
D | stf-isp.h | 19 #define STF_ISP_REG_OFFSET_MAX 0x0fff 23 #define ISP_REG_CSI_INPUT_EN_AND_STATUS 0x000 29 #define CSI_EN_S BIT(0) 31 #define ISP_REG_CSIINTS 0x008 33 #define CSI_SHA_M(n) ((n) << 0) 36 #define ISP_REG_CSI_MODULE_CFG 0x010 48 #define CSI_DC_EN BIT(0) 50 #define ISP_REG_SENSOR 0x014 53 #define IMAGER_SEL(n) ((n) << 0) 55 #define ISP_REG_RAW_FORMAT_CFG 0x018 [all …]
|
/linux-6.14.4/include/linux/soc/mediatek/ |
D | infracfg.h | 5 #define MT8365_INFRA_TOPAXI_PROTECTEN_STA1 0x228 6 #define MT8365_INFRA_TOPAXI_PROTECTEN_SET 0x2a0 7 #define MT8365_INFRA_TOPAXI_PROTECTEN_CLR 0x2a4 17 #define MT8365_INFRA_TOPAXI_PROTECTEN_1_STA1 0x258 18 #define MT8365_INFRA_TOPAXI_PROTECTEN_1_SET 0x2a8 19 #define MT8365_INFRA_TOPAXI_PROTECTEN_1_CLR 0x2ac 33 #define MT8365_INFRA_NAO_TOPAXI_SI0_STA 0x0 35 #define MT8365_INFRA_NAO_TOPAXI_SI2_STA 0x28 37 #define MT8365_INFRA_TOPAXI_SI0_CTL 0x200 39 #define MT8365_INFRA_TOPAXI_SI2_CTL 0x234 [all …]
|