Searched refs:__SCB_DCACHE_LINE_SIZE (Results 1 – 2 of 2) sorted by relevance
45 #ifndef __SCB_DCACHE_LINE_SIZE46 #define __SCB_DCACHE_LINE_SIZE 32U /*!< Cortex-M7 cache line size is fixed to 32 bytes (8 words). … macro332 int32_t op_size = dsize + (((uint32_t)addr) & (__SCB_DCACHE_LINE_SIZE - 1U)); in SCB_InvalidateDCache_by_Addr()339 op_addr += __SCB_DCACHE_LINE_SIZE; in SCB_InvalidateDCache_by_Addr()340 op_size -= __SCB_DCACHE_LINE_SIZE; in SCB_InvalidateDCache_by_Addr()362 int32_t op_size = dsize + (((uint32_t)addr) & (__SCB_DCACHE_LINE_SIZE - 1U)); in SCB_CleanDCache_by_Addr()369 op_addr += __SCB_DCACHE_LINE_SIZE; in SCB_CleanDCache_by_Addr()370 op_size -= __SCB_DCACHE_LINE_SIZE; in SCB_CleanDCache_by_Addr()392 int32_t op_size = dsize + (((uint32_t)addr) & (__SCB_DCACHE_LINE_SIZE - 1U)); in SCB_CleanInvalidateDCache_by_Addr()399 op_addr += __SCB_DCACHE_LINE_SIZE; in SCB_CleanInvalidateDCache_by_Addr()[all …]
2234 #define __SCB_DCACHE_LINE_SIZE 32U /*!< Cortex-M7 cache line size is fixed to 32 bytes (8 words). … macro2516 int32_t op_size = dsize + (((uint32_t)addr) & (__SCB_DCACHE_LINE_SIZE - 1U)); in SCB_InvalidateDCache_by_Addr()2523 op_addr += __SCB_DCACHE_LINE_SIZE; in SCB_InvalidateDCache_by_Addr()2524 op_size -= __SCB_DCACHE_LINE_SIZE; in SCB_InvalidateDCache_by_Addr()2546 int32_t op_size = dsize + (((uint32_t)addr) & (__SCB_DCACHE_LINE_SIZE - 1U)); in SCB_CleanDCache_by_Addr()2553 op_addr += __SCB_DCACHE_LINE_SIZE; in SCB_CleanDCache_by_Addr()2554 op_size -= __SCB_DCACHE_LINE_SIZE; in SCB_CleanDCache_by_Addr()2576 int32_t op_size = dsize + (((uint32_t)addr) & (__SCB_DCACHE_LINE_SIZE - 1U)); in SCB_CleanInvalidateDCache_by_Addr()2583 op_addr += __SCB_DCACHE_LINE_SIZE; in SCB_CleanInvalidateDCache_by_Addr()2584 op_size -= __SCB_DCACHE_LINE_SIZE; in SCB_CleanInvalidateDCache_by_Addr()