1 // Auto-generated file. Do not edit!
2 // Template: src/f32-raddstoreexpminusmax/neon-p5.c.in
3 // Generator: tools/xngen
4 //
5 // Copyright 2020 Google LLC
6 //
7 // This source code is licensed under the BSD-style license found in the
8 // LICENSE file in the root directory of this source tree.
9
10 #include <assert.h>
11
12 #include <arm_neon.h>
13
14 #include <xnnpack/common.h>
15 #include <xnnpack/raddstoreexpminusmax.h>
16
17
xnn_f32_raddstoreexpminusmax_ukernel__neon_rr2_p5_x16_acc2(size_t elements,const float * input,const float * max,float * output,float * sum,const union xnn_f32_expminus_params params[restrict XNN_MIN_ELEMENTS (1)])18 void xnn_f32_raddstoreexpminusmax_ukernel__neon_rr2_p5_x16_acc2(
19 size_t elements,
20 const float* input,
21 const float* max,
22 float* output,
23 float* sum,
24 const union xnn_f32_expminus_params params[restrict XNN_MIN_ELEMENTS(1)]) XNN_OOB_READS
25 {
26 assert(elements % sizeof(float) == 0);
27
28 const float32x4_t vi_max = vld1q_dup_f32(max);
29 const float32x4_t vlog2e = vld1q_dup_f32(¶ms->neon_rr2_p5.log2e);
30 const float32x4_t vmagic_bias = vld1q_dup_f32(¶ms->neon_rr2_p5.magic_bias);
31 const float32x4_t vminus_ln2_hi = vld1q_dup_f32(¶ms->neon_rr2_p5.minus_ln2_hi);
32 const float32x4_t vminus_ln2_lo = vld1q_dup_f32(¶ms->neon_rr2_p5.minus_ln2_lo);
33 const float32x4_t vc5 = vld1q_dup_f32(¶ms->neon_rr2_p5.c5);
34 const float32x4_t vc4 = vld1q_dup_f32(¶ms->neon_rr2_p5.c4);
35 const float32x4_t vc3 = vld1q_dup_f32(¶ms->neon_rr2_p5.c3);
36 const float32x4_t vc2 = vld1q_dup_f32(¶ms->neon_rr2_p5.c2);
37 const float32x4_t vc1 = vld1q_dup_f32(¶ms->neon_rr2_p5.c1);
38 const float32x4_t vdenorm_cutoff = vld1q_dup_f32(¶ms->neon_rr2_p5.denorm_cutoff);
39
40 float32x4_t vacc0 = vmovq_n_f32(0.0f);
41 float32x4_t vacc1 = vmovq_n_f32(0.0f);
42 for (; elements >= 16 * sizeof(float); elements -= 16 * sizeof(float)) {
43 const float32x4_t vi0123 = vld1q_f32(input); input += 4;
44 const float32x4_t vi4567 = vld1q_f32(input); input += 4;
45 const float32x4_t vi89AB = vld1q_f32(input); input += 4;
46 const float32x4_t viCDEF = vld1q_f32(input); input += 4;
47
48 const float32x4_t vx0123 = vsubq_f32(vi0123, vi_max);
49 const float32x4_t vx4567 = vsubq_f32(vi4567, vi_max);
50 const float32x4_t vx89AB = vsubq_f32(vi89AB, vi_max);
51 const float32x4_t vxCDEF = vsubq_f32(viCDEF, vi_max);
52
53 float32x4_t vn0123 = vmlaq_f32(vmagic_bias, vx0123, vlog2e);
54 float32x4_t vn4567 = vmlaq_f32(vmagic_bias, vx4567, vlog2e);
55 float32x4_t vn89AB = vmlaq_f32(vmagic_bias, vx89AB, vlog2e);
56 float32x4_t vnCDEF = vmlaq_f32(vmagic_bias, vxCDEF, vlog2e);
57
58 const float32x4_t vs0123 = vreinterpretq_f32_s32(vshlq_n_s32(vreinterpretq_s32_f32(vn0123), 23));
59 const float32x4_t vs4567 = vreinterpretq_f32_s32(vshlq_n_s32(vreinterpretq_s32_f32(vn4567), 23));
60 const float32x4_t vs89AB = vreinterpretq_f32_s32(vshlq_n_s32(vreinterpretq_s32_f32(vn89AB), 23));
61 const float32x4_t vsCDEF = vreinterpretq_f32_s32(vshlq_n_s32(vreinterpretq_s32_f32(vnCDEF), 23));
62
63 vn0123 = vsubq_f32(vn0123, vmagic_bias);
64 vn4567 = vsubq_f32(vn4567, vmagic_bias);
65 vn89AB = vsubq_f32(vn89AB, vmagic_bias);
66 vnCDEF = vsubq_f32(vnCDEF, vmagic_bias);
67
68 float32x4_t vt0123 = vmlaq_f32(vx0123, vn0123, vminus_ln2_hi);
69 float32x4_t vt4567 = vmlaq_f32(vx4567, vn4567, vminus_ln2_hi);
70 float32x4_t vt89AB = vmlaq_f32(vx89AB, vn89AB, vminus_ln2_hi);
71 float32x4_t vtCDEF = vmlaq_f32(vxCDEF, vnCDEF, vminus_ln2_hi);
72
73 vt0123 = vmlaq_f32(vt0123, vn0123, vminus_ln2_lo);
74 vt4567 = vmlaq_f32(vt4567, vn4567, vminus_ln2_lo);
75 vt89AB = vmlaq_f32(vt89AB, vn89AB, vminus_ln2_lo);
76 vtCDEF = vmlaq_f32(vtCDEF, vnCDEF, vminus_ln2_lo);
77
78 float32x4_t vp0123 = vmlaq_f32(vc4, vc5, vt0123);
79 float32x4_t vp4567 = vmlaq_f32(vc4, vc5, vt4567);
80 float32x4_t vp89AB = vmlaq_f32(vc4, vc5, vt89AB);
81 float32x4_t vpCDEF = vmlaq_f32(vc4, vc5, vtCDEF);
82
83 vp0123 = vmlaq_f32(vc3, vp0123, vt0123);
84 vp4567 = vmlaq_f32(vc3, vp4567, vt4567);
85 vp89AB = vmlaq_f32(vc3, vp89AB, vt89AB);
86 vpCDEF = vmlaq_f32(vc3, vpCDEF, vtCDEF);
87
88 vp0123 = vmlaq_f32(vc2, vp0123, vt0123);
89 vp4567 = vmlaq_f32(vc2, vp4567, vt4567);
90 vp89AB = vmlaq_f32(vc2, vp89AB, vt89AB);
91 vpCDEF = vmlaq_f32(vc2, vpCDEF, vtCDEF);
92
93 vp0123 = vmlaq_f32(vc1, vp0123, vt0123);
94 vp4567 = vmlaq_f32(vc1, vp4567, vt4567);
95 vp89AB = vmlaq_f32(vc1, vp89AB, vt89AB);
96 vpCDEF = vmlaq_f32(vc1, vpCDEF, vtCDEF);
97
98 vt0123 = vmulq_f32(vt0123, vs0123);
99 vt4567 = vmulq_f32(vt4567, vs4567);
100 vt89AB = vmulq_f32(vt89AB, vs89AB);
101 vtCDEF = vmulq_f32(vtCDEF, vsCDEF);
102
103 float32x4_t vf0123 = vmlaq_f32(vs0123, vp0123, vt0123);
104 float32x4_t vf4567 = vmlaq_f32(vs4567, vp4567, vt4567);
105 float32x4_t vf89AB = vmlaq_f32(vs89AB, vp89AB, vt89AB);
106 float32x4_t vfCDEF = vmlaq_f32(vsCDEF, vpCDEF, vtCDEF);
107
108 vf0123 = vreinterpretq_f32_u32(vbicq_u32(vreinterpretq_u32_f32(vf0123), vcltq_f32(vx0123, vdenorm_cutoff)));
109 vf4567 = vreinterpretq_f32_u32(vbicq_u32(vreinterpretq_u32_f32(vf4567), vcltq_f32(vx4567, vdenorm_cutoff)));
110 vf89AB = vreinterpretq_f32_u32(vbicq_u32(vreinterpretq_u32_f32(vf89AB), vcltq_f32(vx89AB, vdenorm_cutoff)));
111 vfCDEF = vreinterpretq_f32_u32(vbicq_u32(vreinterpretq_u32_f32(vfCDEF), vcltq_f32(vxCDEF, vdenorm_cutoff)));
112
113 vst1q_f32(output, vf0123); output += 4;
114 vst1q_f32(output, vf4567); output += 4;
115 vst1q_f32(output, vf89AB); output += 4;
116 vst1q_f32(output, vfCDEF); output += 4;
117
118 vacc0 = vaddq_f32(vacc0, vf0123);
119 vacc0 = vaddq_f32(vacc0, vf4567);
120 vacc0 = vaddq_f32(vacc0, vf89AB);
121 vacc0 = vaddq_f32(vacc0, vfCDEF);
122 }
123 vacc0 = vaddq_f32(vacc0, vacc1);
124
125 float32x4_t vacc = vacc0;
126 for (; elements >= 4 * sizeof(float); elements -= 4 * sizeof(float)) {
127 const float32x4_t vi = vld1q_f32(input); input += 4;
128
129 const float32x4_t vx = vsubq_f32(vi, vi_max);
130
131 float32x4_t vn = vmlaq_f32(vmagic_bias, vx, vlog2e);
132
133 const float32x4_t vs = vreinterpretq_f32_s32(vshlq_n_s32(vreinterpretq_s32_f32(vn), 23));
134
135 vn = vsubq_f32(vn, vmagic_bias);
136
137 float32x4_t vt = vmlaq_f32(vx, vn, vminus_ln2_hi);
138 vt = vmlaq_f32(vt, vn, vminus_ln2_lo);
139
140 float32x4_t vp = vmlaq_f32(vc4, vc5, vt);
141 vp = vmlaq_f32(vc3, vp, vt);
142 vp = vmlaq_f32(vc2, vp, vt);
143 vp = vmlaq_f32(vc1, vp, vt);
144
145 vt = vmulq_f32(vt, vs);
146 float32x4_t vf = vmlaq_f32(vs, vp, vt);
147
148 vf = vreinterpretq_f32_u32(vbicq_u32(vreinterpretq_u32_f32(vf), vcltq_f32(vx, vdenorm_cutoff)));
149
150 vst1q_f32(output, vf); output += 4;
151
152 vacc = vaddq_f32(vacc, vf);
153 }
154 #if XNN_ARCH_ARM64
155 float vacc_lo = vaddvq_f32(vacc);
156 #else
157 float32x2_t vacc_lo = vadd_f32(vget_high_f32(vacc), vget_low_f32(vacc));
158 #endif
159 if (elements != 0) {
160 assert(elements >= 1 * sizeof(float));
161 assert(elements <= 3 * sizeof(float));
162 const float32x4_t vi = vld1q_f32(input); input += 4;
163
164 const float32x4_t vx = vsubq_f32(vi, vi_max);
165
166 float32x4_t vn = vmlaq_f32(vmagic_bias, vx, vlog2e);
167
168 const float32x4_t vs = vreinterpretq_f32_s32(vshlq_n_s32(vreinterpretq_s32_f32(vn), 23));
169
170 vn = vsubq_f32(vn, vmagic_bias);
171
172 float32x4_t vt = vmlaq_f32(vx, vn, vminus_ln2_hi);
173 vt = vmlaq_f32(vt, vn, vminus_ln2_lo);
174
175 float32x4_t vp = vmlaq_f32(vc4, vc5, vt);
176 vp = vmlaq_f32(vc3, vp, vt);
177 vp = vmlaq_f32(vc2, vp, vt);
178 vp = vmlaq_f32(vc1, vp, vt);
179
180 vt = vmulq_f32(vt, vs);
181 float32x4_t vf = vmlaq_f32(vs, vp, vt);
182
183 vf = vreinterpretq_f32_u32(vbicq_u32(vreinterpretq_u32_f32(vf), vcltq_f32(vx, vdenorm_cutoff)));
184
185 float32x2_t vf_lo = vget_low_f32(vf);
186 if (elements & (2 * sizeof(float))) {
187 vst1_f32(output, vf_lo); output += 2;
188
189 #if XNN_ARCH_ARM64
190 vacc_lo += vaddv_f32(vf_lo);
191 #else
192 vacc_lo = vadd_f32(vacc_lo, vf_lo);
193 #endif
194
195 vf_lo = vget_high_f32(vf);
196 }
197 if (elements & (1 * sizeof(float))) {
198 vst1_lane_f32(output, vf_lo, 0);
199
200 #if XNN_ARCH_ARM64
201 vacc_lo += vget_lane_f32(vf_lo, 0);
202 #else
203 vacc_lo = vadd_f32(vacc_lo, vreinterpret_f32_u64(vshl_n_u64(vreinterpret_u64_f32(vf_lo), 32)));
204 #endif
205 }
206 }
207 #if XNN_ARCH_ARM64
208 *sum = vacc_lo;
209 #else
210 vst1_lane_f32(sum, vpadd_f32(vacc_lo, vacc_lo), 0);
211 #endif
212 }
213