xref: /aosp_15_r20/external/XNNPACK/src/f16-raddstoreexpminusmax/gen/avx2-rr1-p2-x72.c (revision 4bdc94577ba0e567308109d787f7fec7b531ce36)
1 // Auto-generated file. Do not edit!
2 //   Template: src/f16-raddstoreexpminusmax/avx2-rr1-p2.c.in
3 //   Generator: tools/xngen
4 //
5 // Copyright 2022 Google LLC
6 //
7 // This source code is licensed under the BSD-style license found in the
8 // LICENSE file in the root directory of this source tree.
9 
10 #include <assert.h>
11 
12 #include <immintrin.h>
13 
14 #include <xnnpack/intrinsics-polyfill.h>
15 #include <xnnpack/raddstoreexpminusmax.h>
16 
17 
xnn_f16_raddstoreexpminusmax_ukernel__avx2_rr1_p2_x72(size_t batch,const void * input,const void * max,void * output,void * sum,const union xnn_f16_expminus_params params[restrict XNN_MIN_ELEMENTS (1)])18 void xnn_f16_raddstoreexpminusmax_ukernel__avx2_rr1_p2_x72(
19     size_t batch,
20     const void* input,
21     const void* max,
22     void* output,
23     void* sum,
24     const union xnn_f16_expminus_params params[restrict XNN_MIN_ELEMENTS(1)]) XNN_OOB_READS
25 {
26   assert(batch % sizeof(uint16_t) == 0);
27 
28   const __m256 vi_max = _mm256_cvtph_ps(_mm_set1_epi16((short) *((const uint16_t*) max)));
29   const __m256 vlog2e = _mm256_load_ps(params->avx2_rr1_p2.log2e);
30   const __m256 vmagic_bias = _mm256_load_ps(params->avx2_rr1_p2.magic_bias);
31   const __m256 vminus_ln2 = _mm256_load_ps(params->avx2_rr1_p2.minus_ln2);
32   const __m256 vc2 = _mm256_load_ps(params->avx2_rr1_p2.c2);
33   const __m256 vc1 = _mm256_load_ps(params->avx2_rr1_p2.c1);
34   const __m256 vdenorm_cutoff = _mm256_load_ps(params->avx2_rr1_p2.denorm_cutoff);
35 
36   const uint16_t* i = (const uint16_t*) input;
37   uint16_t* o = (uint16_t*) output;
38   __m256 vacc0 = _mm256_setzero_ps();
39   for (; batch >= 72 * sizeof(uint16_t); batch -= 72 * sizeof(uint16_t)) {
40     const __m256 vi0 = _mm256_cvtph_ps(_mm_loadu_si128((const __m128i*) i));
41     const __m256 vi1 = _mm256_cvtph_ps(_mm_loadu_si128((const __m128i*) (i + 8)));
42     const __m256 vi2 = _mm256_cvtph_ps(_mm_loadu_si128((const __m128i*) (i + 16)));
43     const __m256 vi3 = _mm256_cvtph_ps(_mm_loadu_si128((const __m128i*) (i + 24)));
44     const __m256 vi4 = _mm256_cvtph_ps(_mm_loadu_si128((const __m128i*) (i + 32)));
45     const __m256 vi5 = _mm256_cvtph_ps(_mm_loadu_si128((const __m128i*) (i + 40)));
46     const __m256 vi6 = _mm256_cvtph_ps(_mm_loadu_si128((const __m128i*) (i + 48)));
47     const __m256 vi7 = _mm256_cvtph_ps(_mm_loadu_si128((const __m128i*) (i + 56)));
48     const __m256 vi8 = _mm256_cvtph_ps(_mm_loadu_si128((const __m128i*) (i + 64)));
49     i += 72;
50 
51     const __m256 vx0 = _mm256_sub_ps(vi0, vi_max);
52     const __m256 vx1 = _mm256_sub_ps(vi1, vi_max);
53     const __m256 vx2 = _mm256_sub_ps(vi2, vi_max);
54     const __m256 vx3 = _mm256_sub_ps(vi3, vi_max);
55     const __m256 vx4 = _mm256_sub_ps(vi4, vi_max);
56     const __m256 vx5 = _mm256_sub_ps(vi5, vi_max);
57     const __m256 vx6 = _mm256_sub_ps(vi6, vi_max);
58     const __m256 vx7 = _mm256_sub_ps(vi7, vi_max);
59     const __m256 vx8 = _mm256_sub_ps(vi8, vi_max);
60 
61     __m256 vn0 = _mm256_fmadd_ps(vx0, vlog2e, vmagic_bias);
62     __m256 vn1 = _mm256_fmadd_ps(vx1, vlog2e, vmagic_bias);
63     __m256 vn2 = _mm256_fmadd_ps(vx2, vlog2e, vmagic_bias);
64     __m256 vn3 = _mm256_fmadd_ps(vx3, vlog2e, vmagic_bias);
65     __m256 vn4 = _mm256_fmadd_ps(vx4, vlog2e, vmagic_bias);
66     __m256 vn5 = _mm256_fmadd_ps(vx5, vlog2e, vmagic_bias);
67     __m256 vn6 = _mm256_fmadd_ps(vx6, vlog2e, vmagic_bias);
68     __m256 vn7 = _mm256_fmadd_ps(vx7, vlog2e, vmagic_bias);
69     __m256 vn8 = _mm256_fmadd_ps(vx8, vlog2e, vmagic_bias);
70 
71     const __m256 vs0 = _mm256_castsi256_ps(_mm256_slli_epi32(_mm256_castps_si256(vn0), 23));
72     const __m256 vs1 = _mm256_castsi256_ps(_mm256_slli_epi32(_mm256_castps_si256(vn1), 23));
73     const __m256 vs2 = _mm256_castsi256_ps(_mm256_slli_epi32(_mm256_castps_si256(vn2), 23));
74     const __m256 vs3 = _mm256_castsi256_ps(_mm256_slli_epi32(_mm256_castps_si256(vn3), 23));
75     const __m256 vs4 = _mm256_castsi256_ps(_mm256_slli_epi32(_mm256_castps_si256(vn4), 23));
76     const __m256 vs5 = _mm256_castsi256_ps(_mm256_slli_epi32(_mm256_castps_si256(vn5), 23));
77     const __m256 vs6 = _mm256_castsi256_ps(_mm256_slli_epi32(_mm256_castps_si256(vn6), 23));
78     const __m256 vs7 = _mm256_castsi256_ps(_mm256_slli_epi32(_mm256_castps_si256(vn7), 23));
79     const __m256 vs8 = _mm256_castsi256_ps(_mm256_slli_epi32(_mm256_castps_si256(vn8), 23));
80 
81     vn0 = _mm256_sub_ps(vn0, vmagic_bias);
82     vn1 = _mm256_sub_ps(vn1, vmagic_bias);
83     vn2 = _mm256_sub_ps(vn2, vmagic_bias);
84     vn3 = _mm256_sub_ps(vn3, vmagic_bias);
85     vn4 = _mm256_sub_ps(vn4, vmagic_bias);
86     vn5 = _mm256_sub_ps(vn5, vmagic_bias);
87     vn6 = _mm256_sub_ps(vn6, vmagic_bias);
88     vn7 = _mm256_sub_ps(vn7, vmagic_bias);
89     vn8 = _mm256_sub_ps(vn8, vmagic_bias);
90 
91     __m256 vt0 = _mm256_fmadd_ps(vn0, vminus_ln2, vx0);
92     __m256 vt1 = _mm256_fmadd_ps(vn1, vminus_ln2, vx1);
93     __m256 vt2 = _mm256_fmadd_ps(vn2, vminus_ln2, vx2);
94     __m256 vt3 = _mm256_fmadd_ps(vn3, vminus_ln2, vx3);
95     __m256 vt4 = _mm256_fmadd_ps(vn4, vminus_ln2, vx4);
96     __m256 vt5 = _mm256_fmadd_ps(vn5, vminus_ln2, vx5);
97     __m256 vt6 = _mm256_fmadd_ps(vn6, vminus_ln2, vx6);
98     __m256 vt7 = _mm256_fmadd_ps(vn7, vminus_ln2, vx7);
99     __m256 vt8 = _mm256_fmadd_ps(vn8, vminus_ln2, vx8);
100 
101     const __m256 vp0 = _mm256_fmadd_ps(vc2, vt0, vc1);
102     const __m256 vp1 = _mm256_fmadd_ps(vc2, vt1, vc1);
103     const __m256 vp2 = _mm256_fmadd_ps(vc2, vt2, vc1);
104     const __m256 vp3 = _mm256_fmadd_ps(vc2, vt3, vc1);
105     const __m256 vp4 = _mm256_fmadd_ps(vc2, vt4, vc1);
106     const __m256 vp5 = _mm256_fmadd_ps(vc2, vt5, vc1);
107     const __m256 vp6 = _mm256_fmadd_ps(vc2, vt6, vc1);
108     const __m256 vp7 = _mm256_fmadd_ps(vc2, vt7, vc1);
109     const __m256 vp8 = _mm256_fmadd_ps(vc2, vt8, vc1);
110 
111     vt0 = _mm256_mul_ps(vt0, vs0);
112     vt1 = _mm256_mul_ps(vt1, vs1);
113     vt2 = _mm256_mul_ps(vt2, vs2);
114     vt3 = _mm256_mul_ps(vt3, vs3);
115     vt4 = _mm256_mul_ps(vt4, vs4);
116     vt5 = _mm256_mul_ps(vt5, vs5);
117     vt6 = _mm256_mul_ps(vt6, vs6);
118     vt7 = _mm256_mul_ps(vt7, vs7);
119     vt8 = _mm256_mul_ps(vt8, vs8);
120 
121     __m256 vf0 = _mm256_fmadd_ps(vt0, vp0, vs0);
122     __m256 vf1 = _mm256_fmadd_ps(vt1, vp1, vs1);
123     __m256 vf2 = _mm256_fmadd_ps(vt2, vp2, vs2);
124     __m256 vf3 = _mm256_fmadd_ps(vt3, vp3, vs3);
125     __m256 vf4 = _mm256_fmadd_ps(vt4, vp4, vs4);
126     __m256 vf5 = _mm256_fmadd_ps(vt5, vp5, vs5);
127     __m256 vf6 = _mm256_fmadd_ps(vt6, vp6, vs6);
128     __m256 vf7 = _mm256_fmadd_ps(vt7, vp7, vs7);
129     __m256 vf8 = _mm256_fmadd_ps(vt8, vp8, vs8);
130 
131     vf0 = _mm256_andnot_ps(_mm256_cmp_ps(vx0, vdenorm_cutoff, _CMP_LT_OS), vf0);
132     vf1 = _mm256_andnot_ps(_mm256_cmp_ps(vx1, vdenorm_cutoff, _CMP_LT_OS), vf1);
133     vf2 = _mm256_andnot_ps(_mm256_cmp_ps(vx2, vdenorm_cutoff, _CMP_LT_OS), vf2);
134     vf3 = _mm256_andnot_ps(_mm256_cmp_ps(vx3, vdenorm_cutoff, _CMP_LT_OS), vf3);
135     vf4 = _mm256_andnot_ps(_mm256_cmp_ps(vx4, vdenorm_cutoff, _CMP_LT_OS), vf4);
136     vf5 = _mm256_andnot_ps(_mm256_cmp_ps(vx5, vdenorm_cutoff, _CMP_LT_OS), vf5);
137     vf6 = _mm256_andnot_ps(_mm256_cmp_ps(vx6, vdenorm_cutoff, _CMP_LT_OS), vf6);
138     vf7 = _mm256_andnot_ps(_mm256_cmp_ps(vx7, vdenorm_cutoff, _CMP_LT_OS), vf7);
139     vf8 = _mm256_andnot_ps(_mm256_cmp_ps(vx8, vdenorm_cutoff, _CMP_LT_OS), vf8);
140 
141     _mm_storeu_si128((__m128i*) o, _mm256_cvtps_ph(vf0, _MM_FROUND_NO_EXC));
142     _mm_storeu_si128((__m128i*) (o + 8), _mm256_cvtps_ph(vf1, _MM_FROUND_NO_EXC));
143     _mm_storeu_si128((__m128i*) (o + 16), _mm256_cvtps_ph(vf2, _MM_FROUND_NO_EXC));
144     _mm_storeu_si128((__m128i*) (o + 24), _mm256_cvtps_ph(vf3, _MM_FROUND_NO_EXC));
145     _mm_storeu_si128((__m128i*) (o + 32), _mm256_cvtps_ph(vf4, _MM_FROUND_NO_EXC));
146     _mm_storeu_si128((__m128i*) (o + 40), _mm256_cvtps_ph(vf5, _MM_FROUND_NO_EXC));
147     _mm_storeu_si128((__m128i*) (o + 48), _mm256_cvtps_ph(vf6, _MM_FROUND_NO_EXC));
148     _mm_storeu_si128((__m128i*) (o + 56), _mm256_cvtps_ph(vf7, _MM_FROUND_NO_EXC));
149     _mm_storeu_si128((__m128i*) (o + 64), _mm256_cvtps_ph(vf8, _MM_FROUND_NO_EXC));
150     o += 72;
151 
152     vacc0 = _mm256_add_ps(vacc0, vf0);
153     vacc0 = _mm256_add_ps(vacc0, vf1);
154     vacc0 = _mm256_add_ps(vacc0, vf2);
155     vacc0 = _mm256_add_ps(vacc0, vf3);
156     vacc0 = _mm256_add_ps(vacc0, vf4);
157     vacc0 = _mm256_add_ps(vacc0, vf5);
158     vacc0 = _mm256_add_ps(vacc0, vf6);
159     vacc0 = _mm256_add_ps(vacc0, vf7);
160     vacc0 = _mm256_add_ps(vacc0, vf8);
161   }
162 
163   __m256 vacc = vacc0;
164   for (; batch >= 8 * sizeof(uint16_t); batch -= 8 * sizeof(uint16_t)) {
165     const __m256 vi = _mm256_cvtph_ps(_mm_loadu_si128((const __m128i*) i));
166     i += 8;
167 
168     const __m256 vx = _mm256_sub_ps(vi, vi_max);
169 
170     __m256 vn = _mm256_fmadd_ps(vx, vlog2e, vmagic_bias);
171 
172     const __m256 vs = _mm256_castsi256_ps(_mm256_slli_epi32(_mm256_castps_si256(vn), 23));
173 
174     vn = _mm256_sub_ps(vn, vmagic_bias);
175 
176     __m256 vt = _mm256_fmadd_ps(vn, vminus_ln2, vx);
177 
178     const __m256 vp = _mm256_fmadd_ps(vc2, vt, vc1);
179     vt = _mm256_mul_ps(vt, vs);
180     __m256 vf = _mm256_fmadd_ps(vt, vp, vs);
181     vf = _mm256_andnot_ps(_mm256_cmp_ps(vx, vdenorm_cutoff, _CMP_LT_OS), vf);
182 
183     _mm_storeu_si128((__m128i*) o, _mm256_cvtps_ph(vf, _MM_FROUND_NO_EXC));
184     o += 8;
185 
186     vacc = _mm256_add_ps(vacc, vf);
187   }
188   __m128 vacc_lo = _mm_add_ps(_mm256_castps256_ps128(vacc), _mm256_extractf128_ps(vacc, 1));
189   if (batch != 0) {
190     assert(batch >= 1 * sizeof(uint16_t));
191     assert(batch <= 7 * sizeof(uint16_t));
192 
193     const __m256 vi = _mm256_cvtph_ps(_mm_loadu_si128((const __m128i*) i));
194 
195     const __m256 vx = _mm256_sub_ps(vi, vi_max);
196 
197     __m256 vn = _mm256_fmadd_ps(vx, vlog2e, vmagic_bias);
198 
199     const __m256 vs = _mm256_castsi256_ps(_mm256_slli_epi32(_mm256_castps_si256(vn), 23));
200 
201     vn = _mm256_sub_ps(vn, vmagic_bias);
202 
203     __m256 vt = _mm256_fmadd_ps(vn, vminus_ln2, vx);
204 
205     const __m256 vp = _mm256_fmadd_ps(vc2, vt, vc1);
206     vt = _mm256_mul_ps(vt, vs);
207     __m256 vf = _mm256_fmadd_ps(vt, vp, vs);
208     vf = _mm256_andnot_ps(_mm256_cmp_ps(vx, vdenorm_cutoff, _CMP_LT_OS), vf);
209 
210     __m128i vh = _mm256_cvtps_ph(vf, _MM_FROUND_NO_EXC);
211     __m128 vf_lo = _mm256_castps256_ps128(vf);
212     if (batch & (4 * sizeof(uint16_t))) {
213       _mm_storel_epi64((__m128i*) o, vh);
214       vh = _mm_unpackhi_epi64(vh, vh);
215       vacc_lo = _mm_add_ps(vacc_lo, vf_lo);
216       vf_lo = _mm256_extractf128_ps(vf, 1);
217       o += 4;
218     }
219     if (batch & (2 * sizeof(uint16_t))) {
220       _mm_storeu_si32(o, vh);
221       vh = _mm_srli_epi64(vh, 32);
222       vacc_lo = _mm_blend_ps(_mm_add_ps(vacc_lo, vf_lo), vacc_lo, 0xC);
223       vf_lo = _mm_movehl_ps(vf_lo, vf_lo);
224       o += 2;
225     }
226     if (batch & (1 * sizeof(uint16_t))) {
227       *o = (uint16_t) _mm_extract_epi16(vh, 0);
228       vacc_lo = _mm_add_ss(vacc_lo, vf_lo);
229     }
230   }
231   vacc_lo = _mm_add_ps(vacc_lo, _mm_movehl_ps(vacc_lo, vacc_lo));
232   vacc_lo = _mm_add_ss(vacc_lo, _mm_movehdup_ps(vacc_lo));
233   *((uint16_t*) sum) = (uint16_t) _mm_extract_epi16(_mm_cvtps_ph(vacc_lo, _MM_FROUND_NO_EXC), 0);
234   _mm256_zeroupper();
235 }
236