1 /* SPDX-License-Identifier: GPL-2.0 WITH Linux-syscall-note */ 2 /* 3 * Copyright (C) 2019 Western Digital Corporation or its affiliates. 4 * 5 * Authors: 6 * Anup Patel <[email protected]> 7 */ 8 9 #ifndef __LINUX_KVM_RISCV_H 10 #define __LINUX_KVM_RISCV_H 11 12 #ifndef __ASSEMBLY__ 13 14 #include <linux/types.h> 15 #include <asm/bitsperlong.h> 16 #include <asm/ptrace.h> 17 18 #define __KVM_HAVE_IRQ_LINE 19 20 #define KVM_COALESCED_MMIO_PAGE_OFFSET 1 21 22 #define KVM_INTERRUPT_SET -1U 23 #define KVM_INTERRUPT_UNSET -2U 24 25 /* for KVM_GET_REGS and KVM_SET_REGS */ 26 struct kvm_regs { 27 }; 28 29 /* for KVM_GET_FPU and KVM_SET_FPU */ 30 struct kvm_fpu { 31 }; 32 33 /* KVM Debug exit structure */ 34 struct kvm_debug_exit_arch { 35 }; 36 37 /* for KVM_SET_GUEST_DEBUG */ 38 struct kvm_guest_debug_arch { 39 }; 40 41 /* definition of registers in kvm_run */ 42 struct kvm_sync_regs { 43 }; 44 45 /* for KVM_GET_SREGS and KVM_SET_SREGS */ 46 struct kvm_sregs { 47 }; 48 49 /* CONFIG registers for KVM_GET_ONE_REG and KVM_SET_ONE_REG */ 50 struct kvm_riscv_config { 51 unsigned long isa; 52 unsigned long zicbom_block_size; 53 unsigned long mvendorid; 54 unsigned long marchid; 55 unsigned long mimpid; 56 unsigned long zicboz_block_size; 57 unsigned long satp_mode; 58 }; 59 60 /* CORE registers for KVM_GET_ONE_REG and KVM_SET_ONE_REG */ 61 struct kvm_riscv_core { 62 struct user_regs_struct regs; 63 unsigned long mode; 64 }; 65 66 /* Possible privilege modes for kvm_riscv_core */ 67 #define KVM_RISCV_MODE_S 1 68 #define KVM_RISCV_MODE_U 0 69 70 /* General CSR registers for KVM_GET_ONE_REG and KVM_SET_ONE_REG */ 71 struct kvm_riscv_csr { 72 unsigned long sstatus; 73 unsigned long sie; 74 unsigned long stvec; 75 unsigned long sscratch; 76 unsigned long sepc; 77 unsigned long scause; 78 unsigned long stval; 79 unsigned long sip; 80 unsigned long satp; 81 unsigned long scounteren; 82 unsigned long senvcfg; 83 }; 84 85 /* AIA CSR registers for KVM_GET_ONE_REG and KVM_SET_ONE_REG */ 86 struct kvm_riscv_aia_csr { 87 unsigned long siselect; 88 unsigned long iprio1; 89 unsigned long iprio2; 90 unsigned long sieh; 91 unsigned long siph; 92 unsigned long iprio1h; 93 unsigned long iprio2h; 94 }; 95 96 /* Smstateen CSR for KVM_GET_ONE_REG and KVM_SET_ONE_REG */ 97 struct kvm_riscv_smstateen_csr { 98 unsigned long sstateen0; 99 }; 100 101 /* TIMER registers for KVM_GET_ONE_REG and KVM_SET_ONE_REG */ 102 struct kvm_riscv_timer { 103 __u64 frequency; 104 __u64 time; 105 __u64 compare; 106 __u64 state; 107 }; 108 109 /* 110 * ISA extension IDs specific to KVM. This is not the same as the host ISA 111 * extension IDs as that is internal to the host and should not be exposed 112 * to the guest. This should always be contiguous to keep the mapping simple 113 * in KVM implementation. 114 */ 115 enum KVM_RISCV_ISA_EXT_ID { 116 KVM_RISCV_ISA_EXT_A = 0, 117 KVM_RISCV_ISA_EXT_C, 118 KVM_RISCV_ISA_EXT_D, 119 KVM_RISCV_ISA_EXT_F, 120 KVM_RISCV_ISA_EXT_H, 121 KVM_RISCV_ISA_EXT_I, 122 KVM_RISCV_ISA_EXT_M, 123 KVM_RISCV_ISA_EXT_SVPBMT, 124 KVM_RISCV_ISA_EXT_SSTC, 125 KVM_RISCV_ISA_EXT_SVINVAL, 126 KVM_RISCV_ISA_EXT_ZIHINTPAUSE, 127 KVM_RISCV_ISA_EXT_ZICBOM, 128 KVM_RISCV_ISA_EXT_ZICBOZ, 129 KVM_RISCV_ISA_EXT_ZBB, 130 KVM_RISCV_ISA_EXT_SSAIA, 131 KVM_RISCV_ISA_EXT_V, 132 KVM_RISCV_ISA_EXT_SVNAPOT, 133 KVM_RISCV_ISA_EXT_ZBA, 134 KVM_RISCV_ISA_EXT_ZBS, 135 KVM_RISCV_ISA_EXT_ZICNTR, 136 KVM_RISCV_ISA_EXT_ZICSR, 137 KVM_RISCV_ISA_EXT_ZIFENCEI, 138 KVM_RISCV_ISA_EXT_ZIHPM, 139 KVM_RISCV_ISA_EXT_SMSTATEEN, 140 KVM_RISCV_ISA_EXT_ZICOND, 141 KVM_RISCV_ISA_EXT_ZBC, 142 KVM_RISCV_ISA_EXT_ZBKB, 143 KVM_RISCV_ISA_EXT_ZBKC, 144 KVM_RISCV_ISA_EXT_ZBKX, 145 KVM_RISCV_ISA_EXT_ZKND, 146 KVM_RISCV_ISA_EXT_ZKNE, 147 KVM_RISCV_ISA_EXT_ZKNH, 148 KVM_RISCV_ISA_EXT_ZKR, 149 KVM_RISCV_ISA_EXT_ZKSED, 150 KVM_RISCV_ISA_EXT_ZKSH, 151 KVM_RISCV_ISA_EXT_ZKT, 152 KVM_RISCV_ISA_EXT_ZVBB, 153 KVM_RISCV_ISA_EXT_ZVBC, 154 KVM_RISCV_ISA_EXT_ZVKB, 155 KVM_RISCV_ISA_EXT_ZVKG, 156 KVM_RISCV_ISA_EXT_ZVKNED, 157 KVM_RISCV_ISA_EXT_ZVKNHA, 158 KVM_RISCV_ISA_EXT_ZVKNHB, 159 KVM_RISCV_ISA_EXT_ZVKSED, 160 KVM_RISCV_ISA_EXT_ZVKSH, 161 KVM_RISCV_ISA_EXT_ZVKT, 162 KVM_RISCV_ISA_EXT_ZFH, 163 KVM_RISCV_ISA_EXT_ZFHMIN, 164 KVM_RISCV_ISA_EXT_ZIHINTNTL, 165 KVM_RISCV_ISA_EXT_ZVFH, 166 KVM_RISCV_ISA_EXT_ZVFHMIN, 167 KVM_RISCV_ISA_EXT_ZFA, 168 KVM_RISCV_ISA_EXT_ZTSO, 169 KVM_RISCV_ISA_EXT_ZACAS, 170 KVM_RISCV_ISA_EXT_SSCOFPMF, 171 KVM_RISCV_ISA_EXT_ZIMOP, 172 KVM_RISCV_ISA_EXT_ZCA, 173 KVM_RISCV_ISA_EXT_ZCB, 174 KVM_RISCV_ISA_EXT_ZCD, 175 KVM_RISCV_ISA_EXT_ZCF, 176 KVM_RISCV_ISA_EXT_ZCMOP, 177 KVM_RISCV_ISA_EXT_ZAWRS, 178 KVM_RISCV_ISA_EXT_SMNPM, 179 KVM_RISCV_ISA_EXT_SSNPM, 180 KVM_RISCV_ISA_EXT_SVADE, 181 KVM_RISCV_ISA_EXT_SVADU, 182 KVM_RISCV_ISA_EXT_SVVPTC, 183 KVM_RISCV_ISA_EXT_ZABHA, 184 KVM_RISCV_ISA_EXT_ZICCRSE, 185 KVM_RISCV_ISA_EXT_MAX, 186 }; 187 188 /* 189 * SBI extension IDs specific to KVM. This is not the same as the SBI 190 * extension IDs defined by the RISC-V SBI specification. 191 */ 192 enum KVM_RISCV_SBI_EXT_ID { 193 KVM_RISCV_SBI_EXT_V01 = 0, 194 KVM_RISCV_SBI_EXT_TIME, 195 KVM_RISCV_SBI_EXT_IPI, 196 KVM_RISCV_SBI_EXT_RFENCE, 197 KVM_RISCV_SBI_EXT_SRST, 198 KVM_RISCV_SBI_EXT_HSM, 199 KVM_RISCV_SBI_EXT_PMU, 200 KVM_RISCV_SBI_EXT_EXPERIMENTAL, 201 KVM_RISCV_SBI_EXT_VENDOR, 202 KVM_RISCV_SBI_EXT_DBCN, 203 KVM_RISCV_SBI_EXT_STA, 204 KVM_RISCV_SBI_EXT_SUSP, 205 KVM_RISCV_SBI_EXT_MAX, 206 }; 207 208 /* SBI STA extension registers for KVM_GET_ONE_REG and KVM_SET_ONE_REG */ 209 struct kvm_riscv_sbi_sta { 210 unsigned long shmem_lo; 211 unsigned long shmem_hi; 212 }; 213 214 /* Possible states for kvm_riscv_timer */ 215 #define KVM_RISCV_TIMER_STATE_OFF 0 216 #define KVM_RISCV_TIMER_STATE_ON 1 217 218 /* If you need to interpret the index values, here is the key: */ 219 #define KVM_REG_RISCV_TYPE_MASK 0x00000000FF000000 220 #define KVM_REG_RISCV_TYPE_SHIFT 24 221 #define KVM_REG_RISCV_SUBTYPE_MASK 0x0000000000FF0000 222 #define KVM_REG_RISCV_SUBTYPE_SHIFT 16 223 224 /* Config registers are mapped as type 1 */ 225 #define KVM_REG_RISCV_CONFIG (0x01 << KVM_REG_RISCV_TYPE_SHIFT) 226 #define KVM_REG_RISCV_CONFIG_REG(name) \ 227 (offsetof(struct kvm_riscv_config, name) / sizeof(unsigned long)) 228 229 /* Core registers are mapped as type 2 */ 230 #define KVM_REG_RISCV_CORE (0x02 << KVM_REG_RISCV_TYPE_SHIFT) 231 #define KVM_REG_RISCV_CORE_REG(name) \ 232 (offsetof(struct kvm_riscv_core, name) / sizeof(unsigned long)) 233 234 /* Control and status registers are mapped as type 3 */ 235 #define KVM_REG_RISCV_CSR (0x03 << KVM_REG_RISCV_TYPE_SHIFT) 236 #define KVM_REG_RISCV_CSR_GENERAL (0x0 << KVM_REG_RISCV_SUBTYPE_SHIFT) 237 #define KVM_REG_RISCV_CSR_AIA (0x1 << KVM_REG_RISCV_SUBTYPE_SHIFT) 238 #define KVM_REG_RISCV_CSR_SMSTATEEN (0x2 << KVM_REG_RISCV_SUBTYPE_SHIFT) 239 #define KVM_REG_RISCV_CSR_REG(name) \ 240 (offsetof(struct kvm_riscv_csr, name) / sizeof(unsigned long)) 241 #define KVM_REG_RISCV_CSR_AIA_REG(name) \ 242 (offsetof(struct kvm_riscv_aia_csr, name) / sizeof(unsigned long)) 243 #define KVM_REG_RISCV_CSR_SMSTATEEN_REG(name) \ 244 (offsetof(struct kvm_riscv_smstateen_csr, name) / sizeof(unsigned long)) 245 246 /* Timer registers are mapped as type 4 */ 247 #define KVM_REG_RISCV_TIMER (0x04 << KVM_REG_RISCV_TYPE_SHIFT) 248 #define KVM_REG_RISCV_TIMER_REG(name) \ 249 (offsetof(struct kvm_riscv_timer, name) / sizeof(__u64)) 250 251 /* F extension registers are mapped as type 5 */ 252 #define KVM_REG_RISCV_FP_F (0x05 << KVM_REG_RISCV_TYPE_SHIFT) 253 #define KVM_REG_RISCV_FP_F_REG(name) \ 254 (offsetof(struct __riscv_f_ext_state, name) / sizeof(__u32)) 255 256 /* D extension registers are mapped as type 6 */ 257 #define KVM_REG_RISCV_FP_D (0x06 << KVM_REG_RISCV_TYPE_SHIFT) 258 #define KVM_REG_RISCV_FP_D_REG(name) \ 259 (offsetof(struct __riscv_d_ext_state, name) / sizeof(__u64)) 260 261 /* ISA Extension registers are mapped as type 7 */ 262 #define KVM_REG_RISCV_ISA_EXT (0x07 << KVM_REG_RISCV_TYPE_SHIFT) 263 #define KVM_REG_RISCV_ISA_SINGLE (0x0 << KVM_REG_RISCV_SUBTYPE_SHIFT) 264 #define KVM_REG_RISCV_ISA_MULTI_EN (0x1 << KVM_REG_RISCV_SUBTYPE_SHIFT) 265 #define KVM_REG_RISCV_ISA_MULTI_DIS (0x2 << KVM_REG_RISCV_SUBTYPE_SHIFT) 266 #define KVM_REG_RISCV_ISA_MULTI_REG(__ext_id) \ 267 ((__ext_id) / __BITS_PER_LONG) 268 #define KVM_REG_RISCV_ISA_MULTI_MASK(__ext_id) \ 269 (1UL << ((__ext_id) % __BITS_PER_LONG)) 270 #define KVM_REG_RISCV_ISA_MULTI_REG_LAST \ 271 KVM_REG_RISCV_ISA_MULTI_REG(KVM_RISCV_ISA_EXT_MAX - 1) 272 273 /* SBI extension registers are mapped as type 8 */ 274 #define KVM_REG_RISCV_SBI_EXT (0x08 << KVM_REG_RISCV_TYPE_SHIFT) 275 #define KVM_REG_RISCV_SBI_SINGLE (0x0 << KVM_REG_RISCV_SUBTYPE_SHIFT) 276 #define KVM_REG_RISCV_SBI_MULTI_EN (0x1 << KVM_REG_RISCV_SUBTYPE_SHIFT) 277 #define KVM_REG_RISCV_SBI_MULTI_DIS (0x2 << KVM_REG_RISCV_SUBTYPE_SHIFT) 278 #define KVM_REG_RISCV_SBI_MULTI_REG(__ext_id) \ 279 ((__ext_id) / __BITS_PER_LONG) 280 #define KVM_REG_RISCV_SBI_MULTI_MASK(__ext_id) \ 281 (1UL << ((__ext_id) % __BITS_PER_LONG)) 282 #define KVM_REG_RISCV_SBI_MULTI_REG_LAST \ 283 KVM_REG_RISCV_SBI_MULTI_REG(KVM_RISCV_SBI_EXT_MAX - 1) 284 285 /* V extension registers are mapped as type 9 */ 286 #define KVM_REG_RISCV_VECTOR (0x09 << KVM_REG_RISCV_TYPE_SHIFT) 287 #define KVM_REG_RISCV_VECTOR_CSR_REG(name) \ 288 (offsetof(struct __riscv_v_ext_state, name) / sizeof(unsigned long)) 289 #define KVM_REG_RISCV_VECTOR_REG(n) \ 290 ((n) + sizeof(struct __riscv_v_ext_state) / sizeof(unsigned long)) 291 292 /* Registers for specific SBI extensions are mapped as type 10 */ 293 #define KVM_REG_RISCV_SBI_STATE (0x0a << KVM_REG_RISCV_TYPE_SHIFT) 294 #define KVM_REG_RISCV_SBI_STA (0x0 << KVM_REG_RISCV_SUBTYPE_SHIFT) 295 #define KVM_REG_RISCV_SBI_STA_REG(name) \ 296 (offsetof(struct kvm_riscv_sbi_sta, name) / sizeof(unsigned long)) 297 298 /* Device Control API: RISC-V AIA */ 299 #define KVM_DEV_RISCV_APLIC_ALIGN 0x1000 300 #define KVM_DEV_RISCV_APLIC_SIZE 0x4000 301 #define KVM_DEV_RISCV_APLIC_MAX_HARTS 0x4000 302 #define KVM_DEV_RISCV_IMSIC_ALIGN 0x1000 303 #define KVM_DEV_RISCV_IMSIC_SIZE 0x1000 304 305 #define KVM_DEV_RISCV_AIA_GRP_CONFIG 0 306 #define KVM_DEV_RISCV_AIA_CONFIG_MODE 0 307 #define KVM_DEV_RISCV_AIA_CONFIG_IDS 1 308 #define KVM_DEV_RISCV_AIA_CONFIG_SRCS 2 309 #define KVM_DEV_RISCV_AIA_CONFIG_GROUP_BITS 3 310 #define KVM_DEV_RISCV_AIA_CONFIG_GROUP_SHIFT 4 311 #define KVM_DEV_RISCV_AIA_CONFIG_HART_BITS 5 312 #define KVM_DEV_RISCV_AIA_CONFIG_GUEST_BITS 6 313 314 /* 315 * Modes of RISC-V AIA device: 316 * 1) EMUL (aka Emulation): Trap-n-emulate IMSIC 317 * 2) HWACCEL (aka HW Acceleration): Virtualize IMSIC using IMSIC guest files 318 * 3) AUTO (aka Automatic): Virtualize IMSIC using IMSIC guest files whenever 319 * available otherwise fallback to trap-n-emulation 320 */ 321 #define KVM_DEV_RISCV_AIA_MODE_EMUL 0 322 #define KVM_DEV_RISCV_AIA_MODE_HWACCEL 1 323 #define KVM_DEV_RISCV_AIA_MODE_AUTO 2 324 325 #define KVM_DEV_RISCV_AIA_IDS_MIN 63 326 #define KVM_DEV_RISCV_AIA_IDS_MAX 2048 327 #define KVM_DEV_RISCV_AIA_SRCS_MAX 1024 328 #define KVM_DEV_RISCV_AIA_GROUP_BITS_MAX 8 329 #define KVM_DEV_RISCV_AIA_GROUP_SHIFT_MIN 24 330 #define KVM_DEV_RISCV_AIA_GROUP_SHIFT_MAX 56 331 #define KVM_DEV_RISCV_AIA_HART_BITS_MAX 16 332 #define KVM_DEV_RISCV_AIA_GUEST_BITS_MAX 8 333 334 #define KVM_DEV_RISCV_AIA_GRP_ADDR 1 335 #define KVM_DEV_RISCV_AIA_ADDR_APLIC 0 336 #define KVM_DEV_RISCV_AIA_ADDR_IMSIC(__vcpu) (1 + (__vcpu)) 337 #define KVM_DEV_RISCV_AIA_ADDR_MAX \ 338 (1 + KVM_DEV_RISCV_APLIC_MAX_HARTS) 339 340 #define KVM_DEV_RISCV_AIA_GRP_CTRL 2 341 #define KVM_DEV_RISCV_AIA_CTRL_INIT 0 342 343 /* 344 * The device attribute type contains the memory mapped offset of the 345 * APLIC register (range 0x0000-0x3FFF) and it must be 4-byte aligned. 346 */ 347 #define KVM_DEV_RISCV_AIA_GRP_APLIC 3 348 349 /* 350 * The lower 12-bits of the device attribute type contains the iselect 351 * value of the IMSIC register (range 0x70-0xFF) whereas the higher order 352 * bits contains the VCPU id. 353 */ 354 #define KVM_DEV_RISCV_AIA_GRP_IMSIC 4 355 #define KVM_DEV_RISCV_AIA_IMSIC_ISEL_BITS 12 356 #define KVM_DEV_RISCV_AIA_IMSIC_ISEL_MASK \ 357 ((1U << KVM_DEV_RISCV_AIA_IMSIC_ISEL_BITS) - 1) 358 #define KVM_DEV_RISCV_AIA_IMSIC_MKATTR(__vcpu, __isel) \ 359 (((__vcpu) << KVM_DEV_RISCV_AIA_IMSIC_ISEL_BITS) | \ 360 ((__isel) & KVM_DEV_RISCV_AIA_IMSIC_ISEL_MASK)) 361 #define KVM_DEV_RISCV_AIA_IMSIC_GET_ISEL(__attr) \ 362 ((__attr) & KVM_DEV_RISCV_AIA_IMSIC_ISEL_MASK) 363 #define KVM_DEV_RISCV_AIA_IMSIC_GET_VCPU(__attr) \ 364 ((__attr) >> KVM_DEV_RISCV_AIA_IMSIC_ISEL_BITS) 365 366 /* One single KVM irqchip, ie. the AIA */ 367 #define KVM_NR_IRQCHIPS 1 368 369 #endif 370 371 #endif /* __LINUX_KVM_RISCV_H */ 372