Home
last modified time | relevance | path

Searched full:clk_m (Results 1 – 25 of 27) sorted by relevance

12

/linux-6.14.4/drivers/clk/tegra/
Dclk-tegra-periph.c269 "clk_m"};
285 "pll_p", "pll_c", "pll_m", "clk_m"
293 "pll_p", "pll_c", "clk_32k", "clk_m"
298 "pll_a_out0", "pll_c", "pll_p", "clk_m"
303 "pll_p", "pll_c2", "pll_c", "pll_c3", "pll_m", "clk_m"
310 "pll_p", "clk_m"
317 "pll_p", "clk_m"
324 "pll_c2", "pll_c", "pll_c3", "pll_p", "pll_a1", "clk_m"
332 "pll_c4_out1", "pll_c", "pll_c4_out2", "pll_p", "clk_m",
347 "clk_m", "pll_c", "pll_p", "pll_a_out0"
[all …]
Dclk-tegra-super-gen4.c45 static const char *sclk_parents[] = { "clk_m", "pll_c_out1", "pll_p_out4",
49 static const char *cclk_g_parents[] = { "clk_m", "pll_c", "clk_32k", "pll_m",
55 static const char *cclk_lp_parents[] = { "clk_m", "pll_c", "clk_32k", "pll_m",
69 static const char *sclk_parents_gen5[] = { "clk_m", "pll_c_out1", "pll_c4_out3",
73 static const char *cclk_g_parents_gen5[] = { "clk_m", "unused", "clk_32k", "unused",
79 static const char *cclk_lp_parents_gen5[] = { "clk_m", "unused", "clk_32k", "unused",
Dclk-tegra20.c465 { .con_id = "clk_m", .dt_id = TEGRA20_CLK_CLK_M },
697 static const char *cclk_parents[] = { "clk_m", "pll_c", "clk_32k", "pll_m",
700 static const char *sclk_parents[] = { "clk_m", "pll_c_out1", "pll_p_out4",
749 "clk_m" };
751 "clk_m" };
752 static const char *pwm_parents[] = { "pll_p", "pll_c", "audio", "clk_m",
754 static const char *mux_pllpcm_clkm[] = { "pll_p", "pll_c", "pll_m", "clk_m" };
756 "clk_m" };
811 clk = tegra_clk_register_periph_gate("pex", "clk_m", 0, clk_base, 0, 70, in tegra20_periph_clk_init()
816 clk_register_divider(NULL, "dev1_osc_div", "clk_m", in tegra20_periph_clk_init()
[all …]
Dclk-tegra30.c592 { .con_id = "clk_m", .dt_id = TEGRA30_CLK_CLK_M },
877 static const char *cclk_g_parents[] = { "clk_m", "pll_c", "clk_32k", "pll_m",
880 static const char *cclk_lp_parents[] = { "clk_m", "pll_c", "clk_32k", "pll_m",
884 static const char *sclk_parents[] = { "clk_m", "pll_c_out1", "pll_p_out4",
972 "clk_m" };
973 static const char *mux_pllpcm_clkm[] = { "pll_p", "pll_c", "pll_m", "clk_m" };
975 "clk_m" };
979 "pll_d2_out0", "clk_m" };
982 static const char *pwm_parents[] = { "pll_p", "pll_c", "clk_32k", "clk_m" };
1012 clk = tegra_clk_register_periph_gate("pcie", "clk_m", 0, clk_base, 0, in tegra30_periph_clk_init()
[all …]
Dclk-tegra-fixed.c76 clk = clk_register_fixed_factor(NULL, "clk_m", "osc", in tegra_osc_clk_init()
Dclk-tegra20-emc.c36 "pll_m", "pll_c", "pll_p", "clk_m",
Dclk-sdmmc-mux.c30 "pll_p", "pll_c4_out2", "pll_c4_out0", "pll_c4_out1", "clk_m"
Dclk-tegra114.c623 "pll_m_out0", "pll_c_out0", "pll_p_out0", "clk_m", "pll_m_ud",
809 { .con_id = "clk_m", .dt_id = TEGRA114_CLK_CLK_M },
1059 clk = tegra_clk_register_periph_gate("mipi-cal", "clk_m", 0, clk_base, in tegra114_periph_clk_init()
1093 /* switch coresite to clk_m, save off original source */ in tegra114_cpu_clock_suspend()
Dclk-tegra210-emc.c47 "pll_m", "pll_c", "pll_p", "clk_m", "pll_m_ud", "pll_mb_ud",
Dclk-tegra124.c935 { .con_id = "clk_m", .dt_id = TEGRA124_CLK_CLK_M },
1004 "pll_d2_out0", "clk_m",
1008 "clk_m", "sor0_pad_clkout",
1253 /* switch coresite to clk_m, save off original source */ in tegra124_cpu_clock_suspend()
Dclk-tegra124-emc.c42 "pll_m", "pll_c", "pll_p", "clk_m", "pll_m_ud",
Dclk-tegra210.c2561 { .con_id = "clk_m", .dt_id = TEGRA210_CLK_CLK_M },
2633 "clk_m"
3021 "pll_p", "pll_d_out0", "pll_d2_out0", "clk_m",
3083 "pll_p", "pll_c2", "pll_c", "pll_c3", "pll_re_out1", "pll_a1", "clk_m", "pll_c4_out0"
3513 /* switch coresite to clk_m, save off original source */ in tegra210_cpu_clock_suspend()
/linux-6.14.4/Documentation/devicetree/bindings/usb/
Dnvidia,tegra234-xusb.yaml60 - const: clk_m
144 "xusb_fs_src", "pll_u_480m", "clk_m",
Dnvidia,tegra194-xusb.yaml56 - const: clk_m
159 "xusb_fs_src", "pll_u_480m", "clk_m",
Dnvidia,tegra186-xusb.yaml56 - const: clk_m
156 "pll_u_480m", "clk_m", "pll_e";
Dnvidia,tegra124-xusb.yaml70 - const: clk_m
183 "clk_m", "pll_e";
Dnvidia,tegra210-xusb.yaml62 - const: clk_m
167 "pll_u_480m", "clk_m", "pll_e";
/linux-6.14.4/Documentation/devicetree/bindings/timer/
Dnvidia,tegra186-timer.yaml15 reference generated by USEC, TSC or either clk_m or OSC. Each TMR can be
/linux-6.14.4/drivers/video/fbdev/
Dimsttfb.c426 __u32 clk_m, clk_n, clk_p; in getclkMHz() local
428 clk_m = par->init.pclk_m; in getclkMHz()
432 return 20 * (clk_m + 1) / ((clk_n + 1) * (clk_p ? 2 * clk_p : 1)); in getclkMHz()
438 __u32 clk_m, clk_n, x, stage, spilled; in setclkMHz() local
440 clk_m = clk_n = 0; in setclkMHz()
445 clk_m++; in setclkMHz()
451 x = 20 * (clk_m + 1) / (clk_n + 1); in setclkMHz()
462 par->init.pclk_m = clk_m; in setclkMHz()
/linux-6.14.4/drivers/usb/host/
Dxhci-tegra.c285 struct clk *clk_m; member
448 /* Reparent to CLK_M */ in tegra_xusb_set_ss_clk()
449 err = clk_set_parent(clk, tegra->clk_m); in tegra_xusb_set_ss_clk()
1657 tegra->clk_m = devm_clk_get(&pdev->dev, "clk_m"); in tegra_xusb_probe()
1658 if (IS_ERR(tegra->clk_m)) { in tegra_xusb_probe()
1659 err = PTR_ERR(tegra->clk_m); in tegra_xusb_probe()
1660 dev_err(&pdev->dev, "failed to get clk_m: %d\n", err); in tegra_xusb_probe()
/linux-6.14.4/arch/arm/mach-tegra/
Dsleep-tegra30.S682 /* switch the clock source of mselect to be CLK_M */
734 * Set IRQ burst clock source to clk_m; bits 10:8=0
/linux-6.14.4/arch/arm/boot/dts/nvidia/
Dtegra124.dtsi728 "pll_u_480m", "clk_m", "pll_e";
/linux-6.14.4/arch/arm64/boot/dts/nvidia/
Dtegra132.dtsi681 "pll_u_480m", "clk_m", "pll_e";
Dtegra210.dtsi1033 "pll_u_480m", "clk_m", "pll_e";
Dtegra186.dtsi1128 "pll_u_480m", "clk_m", "pll_e";

12