Home
last modified time | relevance | path

Searched full:clk_top_armpll_div_pll1 (Results 1 – 4 of 4) sorted by relevance

/linux-6.14.4/arch/arm64/boot/dts/mediatek/
Dmt8183.dtsi286 <&topckgen CLK_TOP_ARMPLL_DIV_PLL1>;
335 <&topckgen CLK_TOP_ARMPLL_DIV_PLL1>;
358 <&topckgen CLK_TOP_ARMPLL_DIV_PLL1>;
381 <&topckgen CLK_TOP_ARMPLL_DIV_PLL1>;
404 <&topckgen CLK_TOP_ARMPLL_DIV_PLL1>;
427 <&topckgen CLK_TOP_ARMPLL_DIV_PLL1>;
450 <&topckgen CLK_TOP_ARMPLL_DIV_PLL1>;
473 <&topckgen CLK_TOP_ARMPLL_DIV_PLL1>;
496 <&topckgen CLK_TOP_ARMPLL_DIV_PLL1>;
/linux-6.14.4/Documentation/devicetree/bindings/interconnect/
Dmediatek,cci.yaml69 <&topckgen CLK_TOP_ARMPLL_DIV_PLL1>;
/linux-6.14.4/include/dt-bindings/clock/
Dmt8183-clk.h165 #define CLK_TOP_ARMPLL_DIV_PLL1 129 macro
/linux-6.14.4/drivers/clk/mediatek/
Dclk-mt8183.c645 GATE_TOP(CLK_TOP_ARMPLL_DIV_PLL1, "armpll_div_pll1", "mainpll", 4),