Searched +full:0 +full:x11230000 (Results 1 – 16 of 16) sorted by relevance
/linux-6.14.4/drivers/gpu/drm/i915/gt/ |
D | gen7_renderstate.c | 11 0x0000000c, 12 0x00000010, 13 0x00000018, 14 0x000001ec, 19 0x69040000, 20 0x61010008, 21 0x00000000, 22 0x00000001, /* reloc */ 23 0x00000001, /* reloc */ 24 0x00000000, [all …]
|
/linux-6.14.4/Documentation/devicetree/bindings/pci/ |
D | mediatek-pcie-gen3.yaml | 27 |0|1|2|3|4|5|6|7| (PCIe intc) 34 |0|1|...|30|31| |0|1|...|30|31| |0|1|...|30|31| (MSI sets) 76 const: 0 120 const: 0 265 reg = <0x00 0x11230000 0x00 0x4000>; 267 interrupts = <GIC_SPI 251 IRQ_TYPE_LEVEL_HIGH 0>; 268 bus-range = <0x00 0xff>; 269 ranges = <0x82000000 0x00 0x12000000 0x00 270 0x12000000 0x00 0x1000000>; 290 interrupt-map-mask = <0 0 0 0x7>; [all …]
|
/linux-6.14.4/Documentation/devicetree/bindings/mmc/ |
D | mtk-sd.yaml | 81 pinctrl-0: 100 minimum: 0 101 maximum: 0xffffffff 108 The value is an integer from 0 to 31. 109 minimum: 0 117 The value is an integer from 0 to 31. 118 minimum: 0 132 pad macro, there are 32 stages from 0 to 31. 137 minimum: 0 144 data crc error caused by stop clock(fifo full) Valid range = [0:0x7]. [all …]
|
/linux-6.14.4/arch/arm64/boot/dts/mediatek/ |
D | mt7988a.dtsi | 17 #size-cells = <0>; 19 cpu0: cpu@0 { 21 reg = <0x0>; 32 reg = <0x1>; 43 reg = <0x2>; 54 reg = <0x3>; 63 cluster0_opp: opp-table-0 { 89 #clock-cells = <0>; 111 reg = <0 0x43000000 0 0x50000>; 124 reg = <0 0x0c000000 0 0x40000>, /* GICD */ [all …]
|
D | mt7986a.dtsi | 21 #size-cells = <0>; 22 cpu0: cpu@0 { 24 reg = <0x0>; 32 reg = <0x1>; 40 reg = <0x2>; 48 reg = <0x3>; 58 #clock-cells = <0>; 73 reg = <0 0x43000000 0 0x30000>; 79 reg = <0 0x4fc00000 0 0x00100000>; 83 reg = <0 0x4fd00000 0 0x40000>; [all …]
|
D | mt8365.dtsi | 24 #size-cells = <0>; 26 cluster0_opp: opp-table-0 { 128 cpu0: cpu@0 { 131 reg = <0x0>; 135 i-cache-size = <0x8000>; 138 d-cache-size = <0x8000>; 151 reg = <0x1>; 155 i-cache-size = <0x8000>; 158 d-cache-size = <0x8000>; 171 reg = <0x2>; [all …]
|
D | mt7622.dtsi | 69 #size-cells = <0>; 71 cpu0: cpu@0 { 74 reg = <0x0 0x0>; 89 reg = <0x0 0x1>; 111 #clock-cells = <0>; 116 #clock-cells = <0>; 140 reg = <0 0x43000000 0 0x30000>; 150 thermal-sensors = <&thermal 0>; 216 reg = <0 0x10000000 0 0x1000>; 223 reg = <0 0x10001000 0 0x250>; [all …]
|
D | mt6795.dtsi | 48 #size-cells = <0>; 50 cpu0: cpu@0 { 54 reg = <0x000>; 63 reg = <0x001>; 78 reg = <0x002>; 93 reg = <0x003>; 108 reg = <0x100>; 123 reg = <0x101>; 138 reg = <0x102>; 153 reg = <0x103>; [all …]
|
D | mt2712e.dtsi | 22 cluster0_opp: opp-table-0 { 66 #size-cells = <0>; 85 cpu0: cpu@0 { 88 reg = <0x000>; 100 reg = <0x001>; 113 reg = <0x200>; 126 CPU_SLEEP_0: cpu-sleep-0 { 132 arm,psci-suspend-param = <0x0010000>; 135 CLUSTER_SLEEP_0: cluster-sleep-0 { 141 arm,psci-suspend-param = <0x1010000>; [all …]
|
D | mt8173.dtsi | 53 cluster0_opp: opp-table-0 { 129 #size-cells = <0>; 151 cpu0: cpu@0 { 154 reg = <0x000>; 169 reg = <0x001>; 184 reg = <0x100>; 199 reg = <0x101>; 214 CPU_SLEEP_0: cpu-sleep-0 { 220 arm,psci-suspend-param = <0x0010000>; 242 cpu_suspend = <0x84000001>; [all …]
|
D | mt8192.dtsi | 36 #clock-cells = <0>; 45 #clock-cells = <0>; 52 #clock-cells = <0>; 59 #size-cells = <0>; 61 cpu0: cpu@0 { 64 reg = <0x000>; 75 performance-domains = <&performance 0>; 83 reg = <0x100>; 94 performance-domains = <&performance 0>; 102 reg = <0x200>; [all …]
|
D | mt8183.dtsi | 293 #size-cells = <0>; 327 cpu0: cpu@0 { 330 reg = <0x000>; 353 reg = <0x001>; 376 reg = <0x002>; 399 reg = <0x003>; 422 reg = <0x100>; 445 reg = <0x101>; 468 reg = <0x102>; 491 reg = <0x103>; [all …]
|
D | mt8186.dtsi | 35 reg = <0 0x1000ce00 0 0x200>; 336 #size-cells = <0>; 374 cpu0: cpu@0 { 377 reg = <0x000>; 401 reg = <0x100>; 425 reg = <0x200>; 449 reg = <0x300>; 473 reg = <0x400>; 497 reg = <0x500>; 521 reg = <0x600>; [all …]
|
D | mt8188.dtsi | 59 #size-cells = <0>; 61 cpu0: cpu@0 { 64 reg = <0x000>; 76 performance-domains = <&performance 0>; 83 reg = <0x100>; 95 performance-domains = <&performance 0>; 102 reg = <0x200>; 114 performance-domains = <&performance 0>; 121 reg = <0x300>; 133 performance-domains = <&performance 0>; [all …]
|
D | mt8195.dtsi | 51 #size-cells = <0>; 53 cpu0: cpu@0 { 56 reg = <0x000>; 58 performance-domains = <&performance 0>; 75 reg = <0x100>; 77 performance-domains = <&performance 0>; 94 reg = <0x200>; 96 performance-domains = <&performance 0>; 113 reg = <0x300>; 115 performance-domains = <&performance 0>; [all …]
|
/linux-6.14.4/arch/arm/boot/dts/mediatek/ |
D | mt7623.dtsi | 73 #size-cells = <0>; 76 cpu0: cpu@0 { 79 reg = <0x0>; 91 reg = <0x1>; 103 reg = <0x2>; 115 reg = <0x3>; 137 #clock-cells = <0>; 142 #clock-cells = <0>; 147 clk26m: oscillator-0 { 149 #clock-cells = <0>; [all …]
|