1 /* 2 * Copyright (c) 2019-2023, Intel Corporation. All rights reserved. 3 * 4 * SPDX-License-Identifier: BSD-3-Clause 5 */ 6 7 #ifndef SOCFPGA_MBOX_H 8 #define SOCFPGA_MBOX_H 9 10 #include <lib/utils_def.h> 11 12 #if PLATFORM_MODEL == PLAT_SOCFPGA_AGILEX5 13 #define MBOX_OFFSET 0x10a30000 14 #else 15 #define MBOX_OFFSET 0xffa30000 16 #endif 17 18 #define MBOX_ATF_CLIENT_ID 0x1U 19 #define MBOX_MAX_JOB_ID 0xFU 20 #define MBOX_MAX_IND_JOB_ID (MBOX_MAX_JOB_ID - 1U) 21 #define MBOX_JOB_ID MBOX_MAX_JOB_ID 22 #define MBOX_TEST_BIT BIT(31) 23 24 /* Mailbox Shared Memory Register Map */ 25 #define MBOX_CIN 0x00 26 #define MBOX_ROUT 0x04 27 #define MBOX_URG 0x08 28 #define MBOX_INT 0x0C 29 #define MBOX_COUT 0x20 30 #define MBOX_RIN 0x24 31 #define MBOX_STATUS 0x2C 32 #define MBOX_CMD_BUFFER 0x40 33 #define MBOX_RESP_BUFFER 0xC0 34 35 /* Mailbox SDM doorbell */ 36 #define MBOX_DOORBELL_TO_SDM 0x400 37 #define MBOX_DOORBELL_FROM_SDM 0x480 38 39 40 /* Mailbox commands */ 41 42 #define MBOX_CMD_NOOP 0x00 43 #define MBOX_CMD_SYNC 0x01 44 #define MBOX_CMD_RESTART 0x02 45 #define MBOX_CMD_CANCEL 0x03 46 #define MBOX_CMD_VAB_SRC_CERT 0x0B 47 #define MBOX_CMD_GET_IDCODE 0x10 48 #define MBOX_CMD_GET_USERCODE 0x13 49 #define MBOX_CMD_GET_CHIPID 0x12 50 #define MBOX_CMD_REBOOT_HPS 0x47 51 52 /* Reconfiguration Commands */ 53 #define MBOX_CONFIG_STATUS 0x04 54 #define MBOX_RECONFIG 0x06 55 #define MBOX_RECONFIG_DATA 0x08 56 #define MBOX_RECONFIG_STATUS 0x09 57 58 /* HWMON Commands */ 59 #define MBOX_HWMON_READVOLT 0x18 60 #define MBOX_HWMON_READTEMP 0x19 61 62 63 /* QSPI Commands */ 64 #define MBOX_CMD_QSPI_OPEN 0x32 65 #define MBOX_CMD_QSPI_CLOSE 0x33 66 #define MBOX_CMD_QSPI_SET_CS 0x34 67 #define MBOX_CMD_QSPI_DIRECT 0x3B 68 69 /* SEU Commands */ 70 #define MBOX_CMD_SEU_ERR_READ 0x3C 71 #define MBOX_CMD_SAFE_INJECT_SEU_ERR 0x41 72 73 /* RSU Commands */ 74 #define MBOX_GET_SUBPARTITION_TABLE 0x5A 75 #define MBOX_RSU_STATUS 0x5B 76 #define MBOX_RSU_UPDATE 0x5C 77 #define MBOX_HPS_STAGE_NOTIFY 0x5D 78 79 /* FCS Command */ 80 #define MBOX_FCS_GET_PROVISION 0x7B 81 #define MBOX_FCS_CNTR_SET_PREAUTH 0x7C 82 #define MBOX_FCS_ENCRYPT_REQ 0x7E 83 #define MBOX_FCS_DECRYPT_REQ 0x7F 84 #define MBOX_FCS_RANDOM_GEN 0x80 85 #define MBOX_FCS_AES_CRYPT_REQ 0x81 86 #define MBOX_FCS_GET_DIGEST_REQ 0x82 87 #define MBOX_FCS_MAC_VERIFY_REQ 0x83 88 #define MBOX_FCS_ECDSA_HASH_SIGN_REQ 0x84 89 #define MBOX_FCS_ECDSA_SHA2_DATA_SIGN_REQ 0x85 90 #define MBOX_FCS_ECDSA_HASH_SIG_VERIFY 0x86 91 #define MBOX_FCS_ECDSA_SHA2_DATA_SIGN_VERIFY 0x87 92 #define MBOX_FCS_ECDSA_GET_PUBKEY 0x88 93 #define MBOX_FCS_ECDH_REQUEST 0x89 94 #define MBOX_FCS_OPEN_CS_SESSION 0xA0 95 #define MBOX_FCS_CLOSE_CS_SESSION 0xA1 96 #define MBOX_FCS_IMPORT_CS_KEY 0xA5 97 #define MBOX_FCS_EXPORT_CS_KEY 0xA6 98 #define MBOX_FCS_REMOVE_CS_KEY 0xA7 99 #define MBOX_FCS_GET_CS_KEY_INFO 0xA8 100 101 /* PSG SIGMA Commands */ 102 #define MBOX_PSG_SIGMA_TEARDOWN 0xD5 103 104 /* Attestation Commands */ 105 #define MBOX_CREATE_CERT_ON_RELOAD 0x180 106 #define MBOX_GET_ATTESTATION_CERT 0x181 107 #define MBOX_ATTESTATION_SUBKEY 0x182 108 #define MBOX_GET_MEASUREMENT 0x183 109 110 /* Miscellaneous commands */ 111 #define MBOX_GET_ROM_PATCH_SHA384 0x1B0 112 113 /* Mailbox Definitions */ 114 115 #define CMD_DIRECT 0 116 #define CMD_INDIRECT 1 117 #define CMD_CASUAL 0 118 #define CMD_URGENT 1 119 120 #define MBOX_WORD_BYTE 4U 121 #define MBOX_RESP_BUFFER_SIZE 16 122 #define MBOX_CMD_BUFFER_SIZE 32 123 #define MBOX_INC_HEADER_MAX_WORD_SIZE 1024U 124 125 /* Execution states for HPS_STAGE_NOTIFY */ 126 #define HPS_EXECUTION_STATE_FSBL 0 127 #define HPS_EXECUTION_STATE_SSBL 1 128 #define HPS_EXECUTION_STATE_OS 2 129 130 /* Status Response */ 131 #define MBOX_RET_OK 0 132 #define MBOX_RET_ERROR -1 133 #define MBOX_NO_RESPONSE -2 134 #define MBOX_WRONG_ID -3 135 #define MBOX_BUFFER_FULL -4 136 #define MBOX_BUSY -5 137 #define MBOX_TIMEOUT -2047 138 139 /* Key Status */ 140 #define MBOX_RET_SDOS_DECRYPTION_ERROR_102 -258 141 #define MBOX_RET_SDOS_DECRYPTION_ERROR_103 -259 142 143 /* Reconfig Status Response */ 144 #define RECONFIG_STATUS_STATE 0 145 #define RECONFIG_STATUS_PIN_STATUS 2 146 #define RECONFIG_STATUS_SOFTFUNC_STATUS 3 147 #define PIN_STATUS_NSTATUS (U(1) << 31) 148 #define SOFTFUNC_STATUS_SEU_ERROR (1 << 3) 149 #define SOFTFUNC_STATUS_INIT_DONE (1 << 1) 150 #define SOFTFUNC_STATUS_CONF_DONE (1 << 0) 151 #define MBOX_CFGSTAT_STATE_IDLE 0x00000000 152 #define MBOX_CFGSTAT_STATE_CONFIG 0x10000000 153 #define MBOX_CFGSTAT_VAB_BS_PREAUTH 0x20000000 154 #define MBOX_CFGSTAT_STATE_FAILACK 0x08000000 155 #define MBOX_CFGSTAT_STATE_ERROR_INVALID 0xf0000001 156 #define MBOX_CFGSTAT_STATE_ERROR_CORRUPT 0xf0000002 157 #define MBOX_CFGSTAT_STATE_ERROR_AUTH 0xf0000003 158 #define MBOX_CFGSTAT_STATE_ERROR_CORE_IO 0xf0000004 159 #define MBOX_CFGSTAT_STATE_ERROR_HARDWARE 0xf0000005 160 #define MBOX_CFGSTAT_STATE_ERROR_FAKE 0xf0000006 161 #define MBOX_CFGSTAT_STATE_ERROR_BOOT_INFO 0xf0000007 162 #define MBOX_CFGSTAT_STATE_ERROR_QSPI_ERROR 0xf0000008 163 164 165 /* Mailbox Macros */ 166 167 #define MBOX_ENTRY_TO_ADDR(_buf, ptr) (MBOX_OFFSET + (MBOX_##_buf##_BUFFER) \ 168 + MBOX_WORD_BYTE * (ptr)) 169 170 /* Mailbox interrupt flags and masks */ 171 #define MBOX_INT_FLAG_COE 0x1 172 #define MBOX_INT_FLAG_RIE 0x2 173 #define MBOX_INT_FLAG_UAE 0x100 174 #define MBOX_COE_BIT(INTERRUPT) ((INTERRUPT) & 0x3) 175 #define MBOX_UAE_BIT(INTERRUPT) (((INTERRUPT) & (1<<8))) 176 177 /* Mailbox response and status */ 178 #define MBOX_RESP_ERR(BUFFER) ((BUFFER) & 0x000007ff) 179 #define MBOX_RESP_LEN(BUFFER) (((BUFFER) & 0x007ff000) >> 12) 180 #define MBOX_RESP_CLIENT_ID(BUFFER) (((BUFFER) & 0xf0000000) >> 28) 181 #define MBOX_RESP_JOB_ID(BUFFER) (((BUFFER) & 0x0f000000) >> 24) 182 #define MBOX_STATUS_UA_MASK (1<<8) 183 184 /* Mailbox command and response */ 185 #define MBOX_CLIENT_ID_CMD(CLIENT_ID) ((CLIENT_ID) << 28) 186 #define MBOX_JOB_ID_CMD(JOB_ID) (JOB_ID<<24) 187 #define MBOX_CMD_LEN_CMD(CMD_LEN) ((CMD_LEN) << 12) 188 #define MBOX_INDIRECT(val) ((val) << 11) 189 #define MBOX_CMD_MASK(header) ((header) & 0x7ff) 190 191 /* Mailbox payload */ 192 #define MBOX_DATA_MAX_LEN 0x3ff 193 #define MBOX_PAYLOAD_FLAG_BUSY BIT(0) 194 195 /* RSU Macros */ 196 #define RSU_VERSION_ACMF BIT(8) 197 #define RSU_VERSION_ACMF_MASK 0xff00 198 199 /* Config Status Macros */ 200 #define CONFIG_STATUS_WORD_SIZE 16U 201 #define CONFIG_STATUS_FW_VER_OFFSET 1 202 #define CONFIG_STATUS_FW_VER_MASK 0x00FFFFFF 203 204 /* Data structure */ 205 206 typedef struct mailbox_payload { 207 uint32_t header; 208 uint32_t data[MBOX_DATA_MAX_LEN]; 209 } mailbox_payload_t; 210 211 typedef struct mailbox_container { 212 uint32_t flag; 213 uint32_t index; 214 mailbox_payload_t *payload; 215 } mailbox_container_t; 216 217 /* Mailbox Function Definitions */ 218 219 void mailbox_set_int(uint32_t interrupt_input); 220 int mailbox_init(void); 221 void mailbox_set_qspi_close(void); 222 void mailbox_hps_qspi_enable(void); 223 224 int mailbox_send_cmd(uint32_t job_id, uint32_t cmd, uint32_t *args, 225 unsigned int len, uint32_t urgent, uint32_t *response, 226 unsigned int *resp_len); 227 int mailbox_send_cmd_async(uint32_t *job_id, uint32_t cmd, uint32_t *args, 228 unsigned int len, unsigned int indirect); 229 int mailbox_send_cmd_async_ext(uint32_t header_cmd, uint32_t *args, 230 unsigned int len); 231 int mailbox_read_response(uint32_t *job_id, uint32_t *response, 232 unsigned int *resp_len); 233 int mailbox_read_response_async(uint32_t *job_id, uint32_t *header, 234 uint32_t *response, unsigned int *resp_len, 235 uint8_t ignore_client_id); 236 int iterate_resp(uint32_t mbox_resp_len, uint32_t *resp_buf, 237 unsigned int *resp_len); 238 239 void mailbox_reset_cold(void); 240 void mailbox_reset_warm(uint32_t reset_type); 241 void mailbox_clear_response(void); 242 243 int intel_mailbox_get_config_status(uint32_t cmd, bool init_done); 244 int intel_mailbox_is_fpga_not_ready(void); 245 246 #if PLATFORM_MODEL == PLAT_SOCFPGA_AGILEX5 247 void intel_smmu_hps_remapper_init(uint64_t *mem); 248 #endif 249 250 int mailbox_rsu_get_spt_offset(uint32_t *resp_buf, uint32_t resp_buf_len); 251 int mailbox_rsu_status(uint32_t *resp_buf, uint32_t resp_buf_len); 252 int mailbox_rsu_update(uint32_t *flash_offset); 253 int mailbox_hps_stage_notify(uint32_t execution_stage); 254 int mailbox_hwmon_readtemp(uint32_t chan, uint32_t *resp_buf); 255 int mailbox_hwmon_readvolt(uint32_t chan, uint32_t *resp_buf); 256 int mailbox_seu_err_status(uint32_t *resp_buf, uint32_t resp_buf_len); 257 int mailbox_safe_inject_seu_err(uint32_t *arg, unsigned int len); 258 259 #endif /* SOCFPGA_MBOX_H */ 260