Lines Matching +full:min +full:- +full:wakeup +full:- +full:pin +full:- +full:assert +full:- +full:time +full:- +full:ms
1 // SPDX-License-Identifier: GPL-2.0
5 * Copyright 1993 -- 1997 Drew Eckhardt, Frederic Potter,
6 * David Mosberger-Tang
8 * Copyright 1997 -- 2000 Martin Mares <[email protected]>
82 unsigned int delay_ms = max(dev->d3hot_delay, pci_pm_d3hot_delay); in pci_dev_d3_sleep()
86 /* Use a 20% upper bound, 1ms minimum */ in pci_dev_d3_sleep()
95 return dev->reset_methods[0] != 0; in pci_reset_supported()
114 * pci=hpmmiosize=nnM overrides non-prefetchable MMIO size,
125 /* PCIe MPS/MRRS strategy; can be overridden by kernel command-line param */
142 * measured in 32-bit words, not bytes.
184 * pci_bus_max_busnr - returns maximum PCI bus number of given bus' children
195 max = bus->busn_res.end; in pci_bus_max_busnr()
196 list_for_each_entry(tmp, &bus->children, node) { in pci_bus_max_busnr()
206 * pci_status_get_and_clear_errors - return and clear error bits in PCI_STATUS
218 return -EIO; in pci_status_get_and_clear_errors()
232 struct resource *res = &pdev->resource[bar]; in __pci_ioremap_resource()
233 resource_size_t start = res->start; in __pci_ioremap_resource()
239 if (res->flags & IORESOURCE_UNSET || !(res->flags & IORESOURCE_MEM)) { in __pci_ioremap_resource()
264 * pci_dev_str_match_path - test if a path string matches a device
275 * A path for a device can be obtained using 'lspci -t'. Using a path
292 wpath = kmemdup_nul(path, *endptr - path, GFP_ATOMIC); in pci_dev_str_match_path()
294 return -ENOMEM; in pci_dev_str_match_path()
302 ret = -EINVAL; in pci_dev_str_match_path()
306 if (dev->devfn != PCI_DEVFN(slot, func)) { in pci_dev_str_match_path()
332 ret = -EINVAL; in pci_dev_str_match_path()
337 ret = (seg == pci_domain_nr(dev->bus) && in pci_dev_str_match_path()
338 bus == dev->bus->number && in pci_dev_str_match_path()
339 dev->devfn == PCI_DEVFN(slot, func)); in pci_dev_str_match_path()
347 * pci_dev_str_match - test if a string matches a device
364 * through the use of 'lspci -t'.
369 * in-kernel code that uses PCI_ANY_ID which is ~0; this is for
391 return -EINVAL; in pci_dev_str_match()
399 if ((!vendor || vendor == dev->vendor) && in pci_dev_str_match()
400 (!device || device == dev->device) && in pci_dev_str_match()
402 subsystem_vendor == dev->subsystem_vendor) && in pci_dev_str_match()
404 subsystem_device == dev->subsystem_device)) in pci_dev_str_match()
434 while ((*ttl)--) { in __pci_find_next_cap_ttl()
460 return __pci_find_next_cap(dev->bus, dev->devfn, in pci_find_next_capability()
486 * pci_find_capability - query for devices' capabilities
501 * %PCI_CAP_ID_PCIX PCI-X
508 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type); in pci_find_capability()
510 pos = __pci_find_next_cap(dev->bus, dev->devfn, pos, cap); in pci_find_capability()
517 * pci_bus_find_capability - query for devices' capabilities
544 * pci_find_next_ext_capability - Find an extended capability
552 * vendor-specific capability, and this provides a way to find them all.
561 ttl = (PCI_CFG_SPACE_EXP_SIZE - PCI_CFG_SPACE_SIZE) / 8; in pci_find_next_ext_capability()
563 if (dev->cfg_size <= PCI_CFG_SPACE_SIZE) in pci_find_next_ext_capability()
579 while (ttl-- > 0) { in pci_find_next_ext_capability()
596 * pci_find_ext_capability - Find an extended capability
616 * pci_get_dsn - Read and return the 8-byte Device Serial Number
659 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn, pos, in __pci_find_next_ht_cap()
669 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn, in __pci_find_next_ht_cap()
678 * pci_find_next_ht_capability - query a device's HyperTransport capabilities
697 * pci_find_ht_capability - query a device's HyperTransport capabilities
711 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type); in pci_find_ht_capability()
720 * pci_find_vsec_capability - Find a vendor-specific extended capability
723 * @cap: Vendor-specific capability ID
735 if (vendor != dev->vendor) in pci_find_vsec_capability()
753 * pci_find_dvsec_capability - Find DVSEC for vendor
756 * @dvsec: Designated Vendor-specific capability ID
785 * pci_find_parent_resource - return resource region of parent bus of given
796 const struct pci_bus *bus = dev->bus; in pci_find_parent_resource()
808 if (r->flags & IORESOURCE_PREFETCH && in pci_find_parent_resource()
809 !(res->flags & IORESOURCE_PREFETCH)) in pci_find_parent_resource()
814 * be both a positively-decoded aperture and a in pci_find_parent_resource()
815 * subtractively-decoded region that contain the BAR. in pci_find_parent_resource()
816 * We want the positively-decoded one, so this depends in pci_find_parent_resource()
828 * pci_find_resource - Return matching PCI device resource
841 struct resource *r = &dev->resource[i]; in pci_find_resource()
843 if (r->start && resource_contains(r, res)) in pci_find_resource()
852 * pci_resource_name - Return the name of the PCI resource
901 if (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS && in pci_resource_name()
912 * pci_wait_for_pending - wait for @mask bit(s) to clear in status word @pos
927 msleep((1 << (i - 1)) * 100); in pci_wait_for_pending()
940 * pci_request_acs - ask for ACS to be enabled if supported
975 end = delimit - p - 1; in __pci_config_acs()
979 while (end > -1) { in __pci_config_acs()
983 end--; in __pci_config_acs()
988 end--; in __pci_config_acs()
991 end--; in __pci_config_acs()
1034 pci_dbg(dev, "ACS control = %#06x\n", caps->ctrl); in __pci_config_acs()
1035 pci_dbg(dev, "ACS fw_ctrl = %#06x\n", caps->fw_ctrl); in __pci_config_acs()
1041 caps->ctrl = (caps->fw_ctrl & ~mask) | (flags & mask); in __pci_config_acs()
1043 pci_info(dev, "Configured ACS to %#06x\n", caps->ctrl); in __pci_config_acs()
1047 * pci_std_enable_acs - enable ACS on devices using standard ACS capabilities
1054 caps->ctrl |= (caps->cap & PCI_ACS_SV); in pci_std_enable_acs()
1057 caps->ctrl |= (caps->cap & PCI_ACS_RR); in pci_std_enable_acs()
1060 caps->ctrl |= (caps->cap & PCI_ACS_CR); in pci_std_enable_acs()
1063 caps->ctrl |= (caps->cap & PCI_ACS_UF); in pci_std_enable_acs()
1066 if (pci_ats_disabled() || dev->external_facing || dev->untrusted) in pci_std_enable_acs()
1067 caps->ctrl |= (caps->cap & PCI_ACS_TB); in pci_std_enable_acs()
1071 * pci_enable_acs - enable ACS if hardware support it
1086 pos = dev->acs_cap; in pci_enable_acs()
1110 * pci_restore_bars - restore a device's BAR values (e.g. after wake-up)
1188 * pci_update_current_state - Read power state of given device and cache it
1202 dev->current_state = PCI_D3cold; in pci_update_current_state()
1203 } else if (dev->pm_cap) { in pci_update_current_state()
1206 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr); in pci_update_current_state()
1208 dev->current_state = PCI_D3cold; in pci_update_current_state()
1211 dev->current_state = pmcsr & PCI_PM_CTRL_STATE_MASK; in pci_update_current_state()
1213 dev->current_state = state; in pci_update_current_state()
1218 * pci_refresh_power_state - Refresh the given device's power state data
1227 pci_update_current_state(dev, dev->current_state); in pci_refresh_power_state()
1231 * pci_platform_power_transition - Use platform to change device power state
1242 else if (!dev->pm_cap) /* Fall back to PCI_D0 */ in pci_platform_power_transition()
1243 dev->current_state = PCI_D0; in pci_platform_power_transition()
1251 pm_request_resume(&pci_dev->dev); in pci_resume_one()
1256 * pci_resume_bus - Walk given bus and runtime resume devices on it
1282 * with Request Retry Status (RRS) if it needs more time to in pci_dev_wait()
1288 * Vendor ID until we get non-RRS status. in pci_dev_wait()
1295 * ID for VFs and non-existent devices also returns ~0, so read the in pci_dev_wait()
1303 return -ENOTTY; in pci_dev_wait()
1306 if (root && root->config_rrs_sv) { in pci_dev_wait()
1318 delay - 1, reset_type); in pci_dev_wait()
1319 return -ENOTTY; in pci_dev_wait()
1331 delay - 1, reset_type); in pci_dev_wait()
1339 pci_info(dev, "ready %dms after %s\n", delay - 1, in pci_dev_wait()
1342 pci_dbg(dev, "ready %dms after %s\n", delay - 1, in pci_dev_wait()
1349 * pci_power_up - Put the given device into D0
1357 * put the device in D0 via non-PCI means.
1367 if (!dev->pm_cap) { in pci_power_up()
1370 dev->current_state = PCI_D0; in pci_power_up()
1372 dev->current_state = state; in pci_power_up()
1374 return -EIO; in pci_power_up()
1377 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr); in pci_power_up()
1380 pci_power_name(dev->current_state)); in pci_power_up()
1381 dev->current_state = PCI_D3cold; in pci_power_up()
1382 return -EIO; in pci_power_up()
1387 need_restore = (state == PCI_D3hot || dev->current_state >= PCI_D3hot) && in pci_power_up()
1397 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, 0); in pci_power_up()
1406 dev->current_state = PCI_D0; in pci_power_up()
1414 * pci_set_full_power_state - Put a PCI device into D0 and update its state
1433 if (dev->current_state == PCI_D0) in pci_set_full_power_state()
1439 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr); in pci_set_full_power_state()
1440 dev->current_state = pmcsr & PCI_PM_CTRL_STATE_MASK; in pci_set_full_power_state()
1441 if (dev->current_state != PCI_D0) { in pci_set_full_power_state()
1443 pci_power_name(dev->current_state)); in pci_set_full_power_state()
1461 if (dev->bus->self) in pci_set_full_power_state()
1462 pcie_aspm_pm_state_change(dev->bus->self, locked); in pci_set_full_power_state()
1468 * __pci_dev_set_current_state - Set current state of a PCI device
1476 dev->current_state = state; in __pci_dev_set_current_state()
1481 * pci_bus_set_current_state - Walk given bus and set current state of devices
1503 * pci_set_low_power_state - Put a PCI device into a low-power state.
1508 * Use the device's PCI_PM_CTRL register to put it into a low-power state.
1511 * -EINVAL if the requested state is invalid.
1512 * -EIO if device does not support PCI PM or its PM capabilities register has a
1521 if (!dev->pm_cap) in pci_set_low_power_state()
1522 return -EIO; in pci_set_low_power_state()
1526 * we're already in a low-power state, we can only go deeper. E.g., in pci_set_low_power_state()
1530 if (dev->current_state <= PCI_D3cold && dev->current_state > state) { in pci_set_low_power_state()
1532 pci_power_name(dev->current_state), in pci_set_low_power_state()
1534 return -EINVAL; in pci_set_low_power_state()
1538 if ((state == PCI_D1 && !dev->d1_support) in pci_set_low_power_state()
1539 || (state == PCI_D2 && !dev->d2_support)) in pci_set_low_power_state()
1540 return -EIO; in pci_set_low_power_state()
1542 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr); in pci_set_low_power_state()
1545 pci_power_name(dev->current_state), in pci_set_low_power_state()
1547 dev->current_state = PCI_D3cold; in pci_set_low_power_state()
1548 return -EIO; in pci_set_low_power_state()
1555 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr); in pci_set_low_power_state()
1563 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr); in pci_set_low_power_state()
1564 dev->current_state = pmcsr & PCI_PM_CTRL_STATE_MASK; in pci_set_low_power_state()
1565 if (dev->current_state != state) in pci_set_low_power_state()
1567 pci_power_name(dev->current_state), in pci_set_low_power_state()
1570 if (dev->bus->self) in pci_set_low_power_state()
1571 pcie_aspm_pm_state_change(dev->bus->self, locked); in pci_set_low_power_state()
1596 if (dev->current_state == state) in __pci_set_power_state()
1606 if (state >= PCI_D3hot && (dev->dev_flags & PCI_DEV_FLAGS_NO_D3)) in __pci_set_power_state()
1620 if (dev->current_state == PCI_D3cold) in __pci_set_power_state()
1621 __pci_bus_set_current_state(dev->subordinate, PCI_D3cold, locked); in __pci_set_power_state()
1633 * pci_set_power_state - Set the power state of a PCI device
1641 * -EINVAL if the requested state is invalid.
1642 * -EIO if device does not support PCI PM or its PM capabilities register has a
1670 hlist_for_each_entry(tmp, &pci_dev->saved_cap_space, next) { in _pci_find_saved_cap()
1671 if (tmp->cap.cap_extended == extended && tmp->cap.cap_nr == cap) in _pci_find_saved_cap()
1699 return -ENOMEM; in pci_save_pcie_state()
1702 cap = (u16 *)&save_state->cap.data[0]; in pci_save_pcie_state()
1736 * Check and re-configure the bit here before restoring device. in pci_restore_pcie_state()
1741 cap = (u16 *)&save_state->cap.data[0]; in pci_restore_pcie_state()
1763 return -ENOMEM; in pci_save_pcix_state()
1767 (u16 *)save_state->cap.data); in pci_save_pcix_state()
1782 cap = (u16 *)&save_state->cap.data[0]; in pci_restore_pcix_state()
1788 * pci_save_state - save the PCI configuration space of a device before
1797 pci_read_config_dword(dev, i * 4, &dev->saved_config_space[i]); in pci_save_state()
1799 i * 4, dev->saved_config_space[i]); in pci_save_state()
1801 dev->state_saved = true; in pci_save_state()
1829 pci_dbg(pdev, "restore config %#04x: %#010x -> %#010x\n", in pci_restore_config_dword()
1832 if (retry-- <= 0) in pci_restore_config_dword()
1849 for (index = end; index >= start; index--) in pci_restore_config_space_range()
1851 pdev->saved_config_space[index], in pci_restore_config_space_range()
1857 if (pdev->hdr_type == PCI_HEADER_TYPE_NORMAL) { in pci_restore_config_space()
1862 } else if (pdev->hdr_type == PCI_HEADER_TYPE_BRIDGE) { in pci_restore_config_space()
1895 res = pdev->resource + bar_idx; in pci_restore_rebar_state()
1904 * pci_restore_state - Restore the saved state of a PCI device
1909 if (!dev->state_saved) in pci_restore_state()
1934 dev->state_saved = false; in pci_restore_state()
1944 * pci_store_saved_state - Allocate and return an opaque struct containing
1957 if (!dev->state_saved) in pci_store_saved_state()
1962 hlist_for_each_entry(tmp, &dev->saved_cap_space, next) in pci_store_saved_state()
1963 size += sizeof(struct pci_cap_saved_data) + tmp->cap.size; in pci_store_saved_state()
1969 memcpy(state->config_space, dev->saved_config_space, in pci_store_saved_state()
1970 sizeof(state->config_space)); in pci_store_saved_state()
1972 cap = state->cap; in pci_store_saved_state()
1973 hlist_for_each_entry(tmp, &dev->saved_cap_space, next) { in pci_store_saved_state()
1974 size_t len = sizeof(struct pci_cap_saved_data) + tmp->cap.size; in pci_store_saved_state()
1975 memcpy(cap, &tmp->cap, len); in pci_store_saved_state()
1985 * pci_load_saved_state - Reload the provided save state into struct pci_dev.
1994 dev->state_saved = false; in pci_load_saved_state()
1999 memcpy(dev->saved_config_space, state->config_space, in pci_load_saved_state()
2000 sizeof(state->config_space)); in pci_load_saved_state()
2002 cap = state->cap; in pci_load_saved_state()
2003 while (cap->size) { in pci_load_saved_state()
2006 tmp = _pci_find_saved_cap(dev, cap->cap_nr, cap->cap_extended); in pci_load_saved_state()
2007 if (!tmp || tmp->cap.size != cap->size) in pci_load_saved_state()
2008 return -EINVAL; in pci_load_saved_state()
2010 memcpy(tmp->cap.data, cap->data, tmp->cap.size); in pci_load_saved_state()
2012 sizeof(struct pci_cap_saved_data) + cap->size); in pci_load_saved_state()
2015 dev->state_saved = true; in pci_load_saved_state()
2021 * pci_load_and_free_saved_state - Reload the save state pointed to by state,
2043 struct pci_host_bridge *host_bridge = pci_find_host_bridge(dev->bus); in pci_host_bridge_enable_device()
2046 if (host_bridge && host_bridge->enable_device) { in pci_host_bridge_enable_device()
2047 err = host_bridge->enable_device(host_bridge, dev); in pci_host_bridge_enable_device()
2057 struct pci_host_bridge *host_bridge = pci_find_host_bridge(dev->bus); in pci_host_bridge_disable_device()
2059 if (host_bridge && host_bridge->disable_device) in pci_host_bridge_disable_device()
2060 host_bridge->disable_device(host_bridge, dev); in pci_host_bridge_disable_device()
2068 u8 pin; in do_pci_enable_device() local
2071 if (err < 0 && err != -EIO) in do_pci_enable_device()
2087 if (dev->msi_enabled || dev->msix_enabled) in do_pci_enable_device()
2090 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin); in do_pci_enable_device()
2091 if (pin) { in do_pci_enable_device()
2108 * pci_reenable_device - Resume abandoned device
2117 return do_pci_enable_device(dev, (1 << PCI_NUM_RESOURCES) - 1); in pci_reenable_device()
2132 if (!dev->is_busmaster) in pci_enable_bridge()
2154 * (e.g. if the device really is in D0 at enable time). in pci_enable_device_flags()
2156 pci_update_current_state(dev, dev->current_state); in pci_enable_device_flags()
2158 if (atomic_inc_return(&dev->enable_cnt) > 1) in pci_enable_device_flags()
2167 if (dev->resource[i].flags & flags) in pci_enable_device_flags()
2170 if (dev->resource[i].flags & flags) in pci_enable_device_flags()
2175 atomic_dec(&dev->enable_cnt); in pci_enable_device_flags()
2180 * pci_enable_device_mem - Initialize a device for use with Memory space
2183 * Initialize device before it's used by a driver. Ask low-level code
2194 * pci_enable_device - Initialize device before it's used by a driver.
2197 * Initialize device before it's used by a driver. Ask low-level code
2211 * pcibios_device_add - provide arch specific hooks when adding device dev
2224 * pcibios_release_device - provide arch specific hooks when releasing
2235 * pcibios_disable_device - disable arch specific PCI resources for device dev
2258 * pci_disable_enabled_device - Disable device without updating enable_cnt
2271 * pci_disable_device - Disable PCI device after use
2275 * anymore. This only involves disabling PCI bus-mastering, if active.
2282 dev_WARN_ONCE(&dev->dev, atomic_read(&dev->enable_cnt) <= 0, in pci_disable_device()
2283 "disabling already-disabled device"); in pci_disable_device()
2285 if (atomic_dec_return(&dev->enable_cnt) != 0) in pci_disable_device()
2292 dev->is_busmaster = 0; in pci_disable_device()
2297 * pcibios_set_pcie_reset_state - set reset state for device dev
2307 return -EINVAL; in pcibios_set_pcie_reset_state()
2311 * pci_set_pcie_reset_state - set reset state for device dev
2334 * pcie_clear_root_pme_status - Clear root port PME interrupt status.
2343 * pci_check_pme_status - Check if given device has generated PME.
2356 if (!dev->pm_cap) in pci_check_pme_status()
2359 pmcsr_pos = dev->pm_cap + PCI_PM_CTRL; in pci_check_pme_status()
2378 * pci_pme_wakeup - Wake up a PCI device if its PME Status bit is set.
2387 if (pme_poll_reset && dev->pme_poll) in pci_pme_wakeup()
2388 dev->pme_poll = false; in pci_pme_wakeup()
2392 pm_request_resume(&dev->dev); in pci_pme_wakeup()
2398 * pci_pme_wakeup_bus - Walk given bus and wake up devices on it, if necessary.
2409 * pci_pme_capable - check the capability of PCI device to generate PME#
2415 if (!dev->pm_cap) in pci_pme_capable()
2418 return !!(dev->pme_support & (1 << state)); in pci_pme_capable()
2428 struct pci_dev *pdev = pme_dev->dev; in pci_pme_list_scan()
2430 if (pdev->pme_poll) { in pci_pme_list_scan()
2431 struct pci_dev *bridge = pdev->bus->self; in pci_pme_list_scan()
2432 struct device *dev = &pdev->dev; in pci_pme_list_scan()
2433 struct device *bdev = bridge ? &bridge->dev : NULL; in pci_pme_list_scan()
2447 if (bridge->current_state != PCI_D0) in pci_pme_list_scan()
2457 pdev->current_state != PCI_D3cold) in pci_pme_list_scan()
2464 list_del(&pme_dev->list); in pci_pme_list_scan()
2478 if (!dev->pme_support) in __pci_pme_active()
2481 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr); in __pci_pme_active()
2487 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr); in __pci_pme_active()
2491 * pci_pme_restore - Restore PME configuration after config space restore.
2498 if (!dev->pme_support) in pci_pme_restore()
2501 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr); in pci_pme_restore()
2502 if (dev->wakeup_prepared) { in pci_pme_restore()
2509 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr); in pci_pme_restore()
2513 * pci_pme_active - enable or disable PCI device's PME# function
2535 * Although PCIe uses in-band PME message instead of PME# line in pci_pme_active()
2544 if (dev->pme_poll) { in pci_pme_active()
2553 pme_dev->dev = dev; in pci_pme_active()
2555 list_add(&pme_dev->list, &pci_pme_list); in pci_pme_active()
2564 if (pme_dev->dev == dev) { in pci_pme_active()
2565 list_del(&pme_dev->list); in pci_pme_active()
2579 * __pci_enable_wake - enable PCI device as wakeup event source
2581 * @state: PCI state from which device will issue wakeup events
2584 * This enables the device as a wakeup event source, or disables it.
2585 * When such events involves platform-specific hooks, those hooks are
2593 * -EINVAL is returned if device is not supposed to wake up the system
2595 * the native mechanism fail to enable the generation of wake-up events
2602 * Bridges that are not power-manageable directly only signal in __pci_enable_wake()
2603 * wakeup on behalf of subordinate devices which is set up in __pci_enable_wake()
2605 * power-manageable may signal wakeup for themselves (for example, in __pci_enable_wake()
2612 if (!!enable == !!dev->wakeup_prepared) in __pci_enable_wake()
2618 * enable. To disable wake-up we call the platform first, for symmetry. in __pci_enable_wake()
2639 dev->wakeup_prepared = true; in __pci_enable_wake()
2643 dev->wakeup_prepared = false; in __pci_enable_wake()
2650 * pci_enable_wake - change wakeup settings for a PCI device
2652 * @state: PCI state from which device will issue wakeup events
2660 if (enable && !device_may_wakeup(&pci_dev->dev)) in pci_enable_wake()
2661 return -EINVAL; in pci_enable_wake()
2668 * pci_wake_from_d3 - enable/disable device to wake up from D3_hot or D3_cold
2670 * @enable: True to enable wake-up event generation; false to disable
2673 * and this function allows them to set that up cleanly - pci_enable_wake()
2674 * should not be called twice in a row to enable wake-up due to PCI PM vs ACPI
2679 * D3_hot and D3_cold and the platform is unable to enable wake-up power for it.
2690 * pci_target_state - find an appropriate low power state for a given PCI dev
2692 * @wakeup: Whether or not wakeup functionality will be enabled for the device.
2698 static pci_power_t pci_target_state(struct pci_dev *dev, bool wakeup) in pci_target_state() argument
2721 * If the device is in D3cold even though it's not power-manageable by in pci_target_state()
2722 * the platform, it may have been powered down by non-standard means. in pci_target_state()
2725 if (dev->current_state == PCI_D3cold) in pci_target_state()
2727 else if (!dev->pm_cap) in pci_target_state()
2730 if (wakeup && dev->pme_support) { in pci_target_state()
2737 while (state && !(dev->pme_support & (1 << state))) in pci_target_state()
2738 state--; in pci_target_state()
2742 else if (dev->pme_support & 1) in pci_target_state()
2750 * pci_prepare_to_sleep - prepare PCI device for system-wide transition
2760 bool wakeup = device_may_wakeup(&dev->dev); in pci_prepare_to_sleep() local
2761 pci_power_t target_state = pci_target_state(dev, wakeup); in pci_prepare_to_sleep()
2765 return -EIO; in pci_prepare_to_sleep()
2767 pci_enable_wake(dev, target_state, wakeup); in pci_prepare_to_sleep()
2779 * pci_back_from_sleep - turn PCI device on during system-wide transition
2783 * Disable device's system wake-up capability and put it into D0.
2798 * pci_finish_runtime_suspend - Carry out PCI-specific part of runtime suspend.
2801 * Prepare @dev to generate wake-up events at run time and put it into a low
2809 target_state = pci_target_state(dev, device_can_wakeup(&dev->dev)); in pci_finish_runtime_suspend()
2811 return -EIO; in pci_finish_runtime_suspend()
2824 * pci_dev_run_wake - Check if device can generate run-time wake-up events.
2827 * Return true if the device itself is capable of generating wake-up events
2829 * PME and one of its upstream bridges can generate wake-up events.
2833 struct pci_bus *bus = dev->bus; in pci_dev_run_wake()
2835 if (!dev->pme_support) in pci_dev_run_wake()
2838 /* PME-capable in principle, but not from the target power state */ in pci_dev_run_wake()
2842 if (device_can_wakeup(&dev->dev)) in pci_dev_run_wake()
2845 while (bus->parent) { in pci_dev_run_wake()
2846 struct pci_dev *bridge = bus->self; in pci_dev_run_wake()
2848 if (device_can_wakeup(&bridge->dev)) in pci_dev_run_wake()
2851 bus = bus->parent; in pci_dev_run_wake()
2855 if (bus->bridge) in pci_dev_run_wake()
2856 return device_can_wakeup(bus->bridge); in pci_dev_run_wake()
2863 * pci_dev_need_resume - Check if it is necessary to resume the device.
2866 * Return 'true' if the device is not runtime-suspended or it has to be
2867 * reconfigured due to wakeup settings difference between system and runtime
2869 * (system-wide) transition.
2873 struct device *dev = &pci_dev->dev; in pci_dev_need_resume()
2886 return target_state != pci_dev->current_state && in pci_dev_need_resume()
2888 pci_dev->current_state != PCI_D3hot; in pci_dev_need_resume()
2892 * pci_dev_adjust_pme - Adjust PME setting for a suspended device.
2895 * If the device is suspended and it is not configured for system wakeup,
2904 struct device *dev = &pci_dev->dev; in pci_dev_adjust_pme()
2906 spin_lock_irq(&dev->power.lock); in pci_dev_adjust_pme()
2909 pci_dev->current_state < PCI_D3cold) in pci_dev_adjust_pme()
2912 spin_unlock_irq(&dev->power.lock); in pci_dev_adjust_pme()
2916 * pci_dev_complete_resume - Finalize resume from system sleep for a device.
2919 * If the device is runtime suspended and wakeup-capable, enable PME for it as
2921 * the device was not configured for system wakeup.
2925 struct device *dev = &pci_dev->dev; in pci_dev_complete_resume()
2930 spin_lock_irq(&dev->power.lock); in pci_dev_complete_resume()
2932 if (pm_runtime_suspended(dev) && pci_dev->current_state < PCI_D3cold) in pci_dev_complete_resume()
2935 spin_unlock_irq(&dev->power.lock); in pci_dev_complete_resume()
2939 * pci_choose_state - Choose the power state of a PCI device.
2956 struct device *dev = &pdev->dev; in pci_config_pm_runtime_get()
2957 struct device *parent = dev->parent; in pci_config_pm_runtime_get()
2963 * pdev->current_state is set to PCI_D3cold during suspending, in pci_config_pm_runtime_get()
2972 if (pdev->current_state == PCI_D3cold) in pci_config_pm_runtime_get()
2978 struct device *dev = &pdev->dev; in pci_config_pm_runtime_put()
2979 struct device *parent = dev->parent; in pci_config_pm_runtime_put()
2995 .ident = "X299 DESIGNARE EX-CF",
2998 DMI_MATCH(DMI_BOARD_NAME, "X299 DESIGNARE EX-CF"),
3016 * https://gitlab.freedesktop.org/drm/amd/-/issues/3229
3018 .ident = "Hewlett-Packard HP Pavilion 17 Notebook PC/1972",
3020 DMI_MATCH(DMI_BOARD_VENDOR, "Hewlett-Packard"),
3030 * pci_bridge_d3_possible - Is it possible to put the bridge into D3
3050 * may not be put into D3 by the OS (Thunderbolt on non-Macs). in pci_bridge_d3_possible()
3052 if (bridge->is_hotplug_bridge && !pciehp_is_native(bridge)) in pci_bridge_d3_possible()
3059 if (bridge->is_thunderbolt) in pci_bridge_d3_possible()
3071 if (bridge->is_hotplug_bridge) in pci_bridge_d3_possible()
3094 dev->no_d3cold || !dev->d3cold_allowed || in pci_dev_check_d3cold()
3096 /* ... and if it is wakeup capable to do so from D3cold. */ in pci_dev_check_d3cold()
3097 (device_may_wakeup(&dev->dev) && in pci_dev_check_d3cold()
3109 * pci_bridge_d3_update - Update bridge D3 capabilities
3118 bool remove = !device_is_registered(&dev->dev); in pci_bridge_d3_update()
3130 if (remove && bridge->bridge_d3) in pci_bridge_d3_update()
3150 if (d3cold_ok && !bridge->bridge_d3) in pci_bridge_d3_update()
3151 pci_walk_bus(bridge->subordinate, pci_dev_check_d3cold, in pci_bridge_d3_update()
3154 if (bridge->bridge_d3 != d3cold_ok) { in pci_bridge_d3_update()
3155 bridge->bridge_d3 = d3cold_ok; in pci_bridge_d3_update()
3162 * pci_d3cold_enable - Enable D3cold for device
3171 if (dev->no_d3cold) { in pci_d3cold_enable()
3172 dev->no_d3cold = false; in pci_d3cold_enable()
3179 * pci_d3cold_disable - Disable D3cold for device
3188 if (!dev->no_d3cold) { in pci_d3cold_disable()
3189 dev->no_d3cold = true; in pci_d3cold_disable()
3196 * pci_pm_init - Initialize PM functions of given PCI device
3205 pm_runtime_forbid(&dev->dev); in pci_pm_init()
3206 pm_runtime_set_active(&dev->dev); in pci_pm_init()
3207 pm_runtime_enable(&dev->dev); in pci_pm_init()
3208 device_enable_async_suspend(&dev->dev); in pci_pm_init()
3209 dev->wakeup_prepared = false; in pci_pm_init()
3211 dev->pm_cap = 0; in pci_pm_init()
3212 dev->pme_support = 0; in pci_pm_init()
3227 dev->pm_cap = pm; in pci_pm_init()
3228 dev->d3hot_delay = PCI_PM_D3HOT_WAIT; in pci_pm_init()
3229 dev->d3cold_delay = PCI_PM_D3COLD_WAIT; in pci_pm_init()
3230 dev->bridge_d3 = pci_bridge_d3_possible(dev); in pci_pm_init()
3231 dev->d3cold_allowed = true; in pci_pm_init()
3233 dev->d1_support = false; in pci_pm_init()
3234 dev->d2_support = false; in pci_pm_init()
3237 dev->d1_support = true; in pci_pm_init()
3239 dev->d2_support = true; in pci_pm_init()
3241 if (dev->d1_support || dev->d2_support) in pci_pm_init()
3243 dev->d1_support ? " D1" : "", in pci_pm_init()
3244 dev->d2_support ? " D2" : ""); in pci_pm_init()
3255 dev->pme_support = FIELD_GET(PCI_PM_CAP_PME_MASK, pmc); in pci_pm_init()
3256 dev->pme_poll = true; in pci_pm_init()
3258 * Make device's PM flags reflect the wake-up capability, but in pci_pm_init()
3261 device_set_wakeup_capable(&dev->dev, true); in pci_pm_init()
3268 dev->imm_ready = 1; in pci_pm_init()
3298 return &dev->resource[bei]; in pci_ea_get_resource()
3302 return &dev->resource[PCI_IOV_RESOURCES + in pci_ea_get_resource()
3303 bei - PCI_EA_BEI_VF_BAR0]; in pci_ea_get_resource()
3306 return &dev->resource[PCI_ROM_RESOURCE]; in pci_ea_get_resource()
3366 /* Read Base MSBs (if 64-bit entry) */ in pci_ea_read()
3375 /* entry starts above 32-bit boundary, can't use */ in pci_ea_read()
3385 /* Read MaxOffset MSBs (if 64-bit entry) */ in pci_ea_read()
3407 if (ent_size != ent_offset - offset) { in pci_ea_read()
3409 ent_size, ent_offset - offset); in pci_ea_read()
3413 res->name = pci_name(dev); in pci_ea_read()
3414 res->start = start; in pci_ea_read()
3415 res->end = end; in pci_ea_read()
3416 res->flags = flags; in pci_ea_read()
3449 pci_bus_read_config_byte(dev->bus, dev->devfn, ea + PCI_EA_NUM_ENT, in pci_ea_init()
3456 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE) in pci_ea_init()
3467 hlist_add_head(&new_cap->next, &pci_dev->saved_cap_space); in pci_add_saved_cap()
3471 * _pci_add_cap_save_buffer - allocate buffer for saving given
3494 return -ENOMEM; in _pci_add_cap_save_buffer()
3496 save_state->cap.cap_nr = cap; in _pci_add_cap_save_buffer()
3497 save_state->cap.cap_extended = extended; in _pci_add_cap_save_buffer()
3498 save_state->cap.size = size; in _pci_add_cap_save_buffer()
3515 * pci_allocate_cap_save_buffers - allocate buffers for saving capabilities
3529 pci_err(dev, "unable to preallocate PCI-X save buffer\n"); in pci_allocate_cap_save_buffers()
3544 hlist_for_each_entry_safe(tmp, n, &dev->saved_cap_space, next) in pci_free_cap_save_buffers()
3549 * pci_configure_ari - enable or disable ARI forwarding
3560 if (pcie_ari_disabled || !pci_is_pcie(dev) || dev->devfn) in pci_configure_ari()
3563 bridge = dev->bus->self; in pci_configure_ari()
3574 bridge->ari_enabled = 1; in pci_configure_ari()
3578 bridge->ari_enabled = 0; in pci_configure_ari()
3587 pos = pdev->acs_cap; in pci_acs_flags_enabled()
3594 * capability field can therefore be assumed as hard-wired enabled. in pci_acs_flags_enabled()
3604 * pci_acs_enabled - test ACS against required flags for a given device
3614 * opportunity for peer-to-peer access. We therefore return 'true'
3628 * Conventional PCI and PCI-X devices never support ACS, either in pci_acs_enabled()
3637 * PCI/X-to-PCIe bridges are not specifically mentioned by the spec, in pci_acs_enabled()
3639 * handle them as we would a non-PCIe device. in pci_acs_enabled()
3653 * implement ACS in order to indicate their peer-to-peer capabilities, in pci_acs_enabled()
3654 * regardless of whether they are single- or multi-function devices. in pci_acs_enabled()
3661 * implemented by the remaining PCIe types to indicate peer-to-peer in pci_acs_enabled()
3670 if (!pdev->multifunction) in pci_acs_enabled()
3684 * pci_acs_path_enabled - test ACS flags from start to end in a hierarchy
3703 if (pci_is_root_bus(pdev->bus)) in pci_acs_path_enabled()
3706 parent = pdev->bus->self; in pci_acs_path_enabled()
3713 * pci_acs_init - Initialize ACS if hardware supports it
3718 dev->acs_cap = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS); in pci_acs_init()
3730 * pci_rebar_find_pos - find position of resize ctrl reg for BAR
3735 * Returns -ENOTSUPP if resizable BARs are not supported at all.
3736 * Returns -ENOENT if no ctrl register for the BAR could be found.
3745 return -ENOTSUPP; in pci_rebar_find_pos()
3759 return -ENOENT; in pci_rebar_find_pos()
3763 * pci_rebar_get_possible_sizes - get possible sizes for BAR
3783 if (pdev->vendor == PCI_VENDOR_ID_ATI && pdev->device == 0x731f && in pci_rebar_get_possible_sizes()
3792 * pci_rebar_get_current_size - get the current size of a BAR
3813 * pci_rebar_set_size - set a new size for a BAR
3838 * pci_enable_atomic_ops_to_root - enable AtomicOp requests to root port
3847 * the requested completion capabilities (32-bit, 64-bit and/or 128-bit
3852 struct pci_bus *bus = dev->bus; in pci_enable_atomic_ops_to_root()
3861 if (dev->is_virtfn) in pci_enable_atomic_ops_to_root()
3862 return -EINVAL; in pci_enable_atomic_ops_to_root()
3865 return -EINVAL; in pci_enable_atomic_ops_to_root()
3871 * completers, and no peer-to-peer. in pci_enable_atomic_ops_to_root()
3880 return -EINVAL; in pci_enable_atomic_ops_to_root()
3883 while (bus->parent) { in pci_enable_atomic_ops_to_root()
3884 bridge = bus->self; in pci_enable_atomic_ops_to_root()
3893 return -EINVAL; in pci_enable_atomic_ops_to_root()
3899 return -EINVAL; in pci_enable_atomic_ops_to_root()
3908 return -EINVAL; in pci_enable_atomic_ops_to_root()
3911 bus = bus->parent; in pci_enable_atomic_ops_to_root()
3921 * pci_release_region - Release a PCI bar
3957 * __pci_request_region - Reserved PCI I/O and memory resource
3980 return -EINVAL; in __pci_request_region()
4007 &pdev->resource[bar]); in __pci_request_region()
4008 return -EBUSY; in __pci_request_region()
4012 * pci_request_region - Reserve PCI I/O and memory resource
4038 * pci_release_selected_regions - Release selected PCI I/O and memory resources
4067 while (--i >= 0) in __pci_request_selected_regions()
4071 return -EBUSY; in __pci_request_selected_regions()
4076 * pci_request_selected_regions - Reserve selected PCI I/O and memory resources
4096 * pci_request_selected_regions_exclusive - Request regions exclusively
4117 * pci_release_regions - Release reserved PCI I/O and memory resources
4127 pci_release_selected_regions(pdev, (1 << PCI_STD_NUM_BARS) - 1); in pci_release_regions()
4132 * pci_request_regions - Reserve PCI I/O and memory resources
4151 ((1 << PCI_STD_NUM_BARS) - 1), name); in pci_request_regions()
4156 * pci_request_regions_exclusive - Reserve PCI I/O and memory resources
4180 ((1 << PCI_STD_NUM_BARS) - 1), name); in pci_request_regions_exclusive()
4196 return -EINVAL; in pci_register_io_range()
4200 return -ENOMEM; in pci_register_io_range()
4202 range->fwnode = fwnode; in pci_register_io_range()
4203 range->size = size; in pci_register_io_range()
4204 range->hw_start = addr; in pci_register_io_range()
4205 range->flags = LOGIC_PIO_CPU_MMIO; in pci_register_io_range()
4212 if (ret == -EEXIST) in pci_register_io_range()
4236 return (unsigned long)-1; in pci_address_to_pio()
4243 * pci_remap_iospace - Remap the memory mapped I/O space
4256 unsigned long vaddr = (unsigned long)PCI_IOBASE + res->start; in pci_remap_iospace()
4258 if (!(res->flags & IORESOURCE_IO)) in pci_remap_iospace()
4259 return -EINVAL; in pci_remap_iospace()
4261 if (res->end > IO_SPACE_LIMIT) in pci_remap_iospace()
4262 return -EINVAL; in pci_remap_iospace()
4272 return -ENODEV; in pci_remap_iospace()
4279 * pci_unmap_iospace - Unmap the memory mapped I/O space
4289 unsigned long vaddr = (unsigned long)PCI_IOBASE + res->start; in pci_unmap_iospace()
4310 dev->is_busmaster = enable; in __pci_set_master()
4314 * pcibios_setup - process "pci=" kernel boot arguments
4326 * pcibios_set_master - enable PCI bus-mastering for device dev
4329 * Enables PCI bus-mastering for the device. This is the default
4353 * pci_set_master - enables bus-mastering for device dev
4356 * Enables bus-mastering on the device and calls pcibios_set_master()
4367 * pci_clear_master - disables bus-mastering for device dev
4377 * pci_set_cacheline_size - ensure the CACHE_LINE_SIZE register is programmed
4382 * Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>.
4384 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
4391 return -EINVAL; in pci_set_cacheline_size()
4410 return -EINVAL; in pci_set_cacheline_size()
4415 * pci_set_mwi - enables memory-write-invalidate PCI transaction
4418 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
4420 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
4436 pci_dbg(dev, "enabling Mem-Wr-Inval\n"); in pci_set_mwi()
4446 * pci_try_set_mwi - enables memory-write-invalidate PCI transaction
4449 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
4452 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
4465 * pci_clear_mwi - disables Memory-Write-Invalidate for device dev
4468 * Disables PCI Memory-Write-Invalidate transaction on the device
4485 * pci_disable_parity - disable parity checking for device
4502 * pci_intx - enables/disables PCI INTx for device dev
4527 * pci_wait_for_pending_transaction - wait for pending transaction
4543 * pcie_flr - initiate a PCIe function level reset
4556 if (dev->imm_ready) in pcie_flr()
4561 * 100ms, but may silently discard requests while the FLR is in in pcie_flr()
4562 * progress. Wait 100ms before trying to access the device. in pcie_flr()
4571 * pcie_reset_flr - initiate a PCIe function level reset
4579 if (dev->dev_flags & PCI_DEV_FLAGS_NO_FLR_RESET) in pcie_reset_flr()
4580 return -ENOTTY; in pcie_reset_flr()
4582 if (!(dev->devcap & PCI_EXP_DEVCAP_FLR)) in pcie_reset_flr()
4583 return -ENOTTY; in pcie_reset_flr()
4599 return -ENOTTY; in pci_af_flr()
4601 if (dev->dev_flags & PCI_DEV_FLAGS_NO_FLR_RESET) in pci_af_flr()
4602 return -ENOTTY; in pci_af_flr()
4606 return -ENOTTY; in pci_af_flr()
4612 * Wait for Transaction Pending bit to clear. A word-aligned test in pci_af_flr()
4622 if (dev->imm_ready) in pci_af_flr()
4628 * 100ms, but may silently discard requests while the FLR is in in pci_af_flr()
4629 * progress. Wait 100ms before trying to access the device. in pci_af_flr()
4637 * pci_pm_reset - Put device into PCI_D3 and back into PCI_D0.
4643 * PCI_D0. If that's the case and the device is not in a low-power state
4647 * cooldown period, which for the D0->D3hot and D3hot->D0 transitions is 10 ms
4655 if (!dev->pm_cap || dev->dev_flags & PCI_DEV_FLAGS_NO_PM_RESET) in pci_pm_reset()
4656 return -ENOTTY; in pci_pm_reset()
4658 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &csr); in pci_pm_reset()
4660 return -ENOTTY; in pci_pm_reset()
4665 if (dev->current_state != PCI_D0) in pci_pm_reset()
4666 return -EINVAL; in pci_pm_reset()
4670 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr); in pci_pm_reset()
4675 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr); in pci_pm_reset()
4678 return pci_dev_wait(dev, "PM D3hot->D0", PCIE_RESET_READY_POLL_MS); in pci_pm_reset()
4682 * pcie_wait_for_link_status - Wait for link status change
4687 * Return 0 if successful, or -ETIMEDOUT if status has not changed within
4708 return -ETIMEDOUT; in pcie_wait_for_link_status()
4712 * pcie_retrain_link - Request a link retrain and wait for it to complete
4720 * Return 0 if successful, or -ETIMEDOUT if training has not completed
4739 if (pdev->clear_retrain_link) { in pcie_retrain_link()
4760 * pcie_wait_for_link_delay - Wait until link is active or inactive
4763 * @delay: Delay to wait after link has become active (in ms)
4774 * case, we wait for 1000 ms + any delay requested by the caller. in pcie_wait_for_link_delay()
4776 if (!pdev->link_active_reporting) { in pcie_wait_for_link_delay()
4782 * PCIe r4.0 sec 6.6.1, a component must enter LTSSM Detect within 20ms, in pcie_wait_for_link_delay()
4784 * successful. If so, software must wait a minimum 100ms before sending in pcie_wait_for_link_delay()
4810 * pcie_wait_for_link - Wait until link is active or inactive
4823 * spec says 100 ms, but firmware can lower it and we allow drivers to
4834 list_for_each_entry(pdev, &bus->devices, bus_list) { in pci_bus_max_d3cold_delay()
4835 if (pdev->d3cold_delay < min_delay) in pci_bus_max_d3cold_delay()
4836 min_delay = pdev->d3cold_delay; in pci_bus_max_d3cold_delay()
4837 if (pdev->d3cold_delay > max_delay) in pci_bus_max_d3cold_delay()
4838 max_delay = pdev->d3cold_delay; in pci_bus_max_d3cold_delay()
4845 * pci_bridge_wait_for_secondary_bus - Wait for secondary bus to be accessible
4847 * @reset_type: reset type in human-readable form
4857 * Return 0 on success or -ENOTTY if the first device on the secondary bus
4875 * For any hot-added devices the access delay is handled in pciehp in pci_bridge_wait_for_secondary_bus()
4879 if (!dev->subordinate || list_empty(&dev->subordinate->devices)) { in pci_bridge_wait_for_secondary_bus()
4885 delay = pci_bus_max_d3cold_delay(dev->subordinate); in pci_bridge_wait_for_secondary_bus()
4891 child = pci_dev_get(list_first_entry(&dev->subordinate->devices, in pci_bridge_wait_for_secondary_bus()
4896 * Conventional PCI and PCI-X we need to wait Tpvrh + Trhfa before in pci_bridge_wait_for_secondary_bus()
4897 * accessing the device after reset (that is 1000 ms + 100 ms). in pci_bridge_wait_for_secondary_bus()
4900 pci_dbg(dev, "waiting %d ms for secondary bus\n", 1000 + delay); in pci_bridge_wait_for_secondary_bus()
4907 * greater than 5 GT/s need to wait minimum 100 ms. For higher in pci_bridge_wait_for_secondary_bus()
4911 * However, 100 ms is the minimum and the PCIe spec says the in pci_bridge_wait_for_secondary_bus()
4917 * Therefore we wait for 100 ms and check for the device presence in pci_bridge_wait_for_secondary_bus()
4926 pci_dbg(dev, "waiting %d ms for downstream link\n", delay); in pci_bridge_wait_for_secondary_bus()
4929 if (!pci_dev_wait(child, reset_type, PCI_RESET_WAIT - delay)) in pci_bridge_wait_for_secondary_bus()
4937 if (!dev->link_active_reporting) in pci_bridge_wait_for_secondary_bus()
4938 return -ENOTTY; in pci_bridge_wait_for_secondary_bus()
4942 return -ENOTTY; in pci_bridge_wait_for_secondary_bus()
4945 PCIE_RESET_READY_POLL_MS - PCI_RESET_WAIT); in pci_bridge_wait_for_secondary_bus()
4948 pci_dbg(dev, "waiting %d ms for downstream link, after activation\n", in pci_bridge_wait_for_secondary_bus()
4953 return -ENOTTY; in pci_bridge_wait_for_secondary_bus()
4957 PCIE_RESET_READY_POLL_MS - delay); in pci_bridge_wait_for_secondary_bus()
4969 * PCI spec v3.0 7.6.4.2 requires minimum Trst of 1ms. Double in pci_reset_secondary_bus()
4970 * this to 2ms to ensure that we meet the minimum requirement. in pci_reset_secondary_bus()
4984 * pci_bridge_secondary_bus_reset - Reset the secondary bus on a PCI bridge.
4987 * Use the bridge control register to assert reset on the secondary bus.
4988 * Devices on the secondary bus are left in power-on state.
4992 if (!dev->block_cfg_access) in pci_bridge_secondary_bus_reset()
5005 if (pci_is_root_bus(dev->bus) || dev->subordinate || in pci_parent_bus_reset()
5006 !dev->bus->self || dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET) in pci_parent_bus_reset()
5007 return -ENOTTY; in pci_parent_bus_reset()
5009 list_for_each_entry(pdev, &dev->bus->devices, bus_list) in pci_parent_bus_reset()
5011 return -ENOTTY; in pci_parent_bus_reset()
5016 return pci_bridge_secondary_bus_reset(dev->bus->self); in pci_parent_bus_reset()
5021 int rc = -ENOTTY; in pci_reset_hotplug_slot()
5023 if (!hotplug || !try_module_get(hotplug->owner)) in pci_reset_hotplug_slot()
5026 if (hotplug->ops->reset_slot) in pci_reset_hotplug_slot()
5027 rc = hotplug->ops->reset_slot(hotplug, probe); in pci_reset_hotplug_slot()
5029 module_put(hotplug->owner); in pci_reset_hotplug_slot()
5036 if (dev->multifunction || dev->subordinate || !dev->slot || in pci_dev_reset_slot_function()
5037 dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET) in pci_dev_reset_slot_function()
5038 return -ENOTTY; in pci_dev_reset_slot_function()
5040 return pci_reset_hotplug_slot(dev->slot->hotplug, probe); in pci_dev_reset_slot_function()
5086 return -ENOTTY; in pci_reset_bus_function()
5090 if (rc != -ENOTTY) in pci_reset_bus_function()
5103 return -ENOTTY; in cxl_reset_bus_function()
5107 return -ENOTTY; in cxl_reset_bus_function()
5114 return -ENOTTY; in cxl_reset_bus_function()
5136 device_lock(&dev->dev); in pci_dev_lock()
5144 if (device_trylock(&dev->dev)) { in pci_dev_trylock()
5147 device_unlock(&dev->dev); in pci_dev_trylock()
5157 device_unlock(&dev->dev); in pci_dev_unlock()
5164 dev->driver ? dev->driver->err_handler : NULL; in pci_dev_save_and_disable()
5167 * dev->driver->err_handler->reset_prepare() is protected against in pci_dev_save_and_disable()
5168 * races with ->remove() by the device lock, which must be held by in pci_dev_save_and_disable()
5171 if (err_handler && err_handler->reset_prepare) in pci_dev_save_and_disable()
5172 err_handler->reset_prepare(dev); in pci_dev_save_and_disable()
5173 else if (dev->driver) in pci_dev_save_and_disable()
5177 * Wake-up device prior to save. PM registers default to D0 after in pci_dev_save_and_disable()
5179 * to a non-D0 state anyway. in pci_dev_save_and_disable()
5186 * INTx-disable which is set. This not only disables MMIO and I/O port in pci_dev_save_and_disable()
5188 * DMA from the device including MSI/MSI-X interrupts. For PCI 2.3 in pci_dev_save_and_disable()
5189 * compliant devices, INTx-disable prevents legacy interrupts. in pci_dev_save_and_disable()
5197 dev->driver ? dev->driver->err_handler : NULL; in pci_dev_restore()
5202 * dev->driver->err_handler->reset_done() is protected against in pci_dev_restore()
5203 * races with ->remove() by the device lock, which must be held by in pci_dev_restore()
5206 if (err_handler && err_handler->reset_done) in pci_dev_restore()
5207 err_handler->reset_done(dev); in pci_dev_restore()
5208 else if (dev->driver) in pci_dev_restore()
5212 /* dev->reset_methods[] is a 0-terminated list of indices into this array */
5225 * __pci_reset_function_locked - reset a PCI device function while holding
5251 * A reset method returns -ENOTTY if it doesn't support this device and in __pci_reset_function_locked()
5259 m = dev->reset_methods[i]; in __pci_reset_function_locked()
5261 return -ENOTTY; in __pci_reset_function_locked()
5266 if (rc != -ENOTTY) in __pci_reset_function_locked()
5270 return -ENOTTY; in __pci_reset_function_locked()
5275 * pci_init_reset_methods - check whether device can be safely reset
5280 * other functions in the same device. The PCI device must be in D0-D3hot
5298 dev->reset_methods[i++] = m; in pci_init_reset_methods()
5299 else if (rc != -ENOTTY) in pci_init_reset_methods()
5303 dev->reset_methods[i] = 0; in pci_init_reset_methods()
5307 * pci_reset_function - quiesce and reset a PCI device function
5328 return -ENOTTY; in pci_reset_function()
5354 * pci_reset_function_locked - quiesce and reset a PCI device function
5375 return -ENOTTY; in pci_reset_function_locked()
5388 * pci_try_reset_function - quiesce and reset a PCI device function
5391 * Same as above, except return -EAGAIN if unable to lock device.
5398 return -ENOTTY; in pci_try_reset_function()
5401 return -EAGAIN; in pci_try_reset_function()
5418 if (bus->self && (bus->self->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET)) in pci_bus_resettable()
5421 list_for_each_entry(dev, &bus->devices, bus_list) { in pci_bus_resettable()
5422 if (dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET || in pci_bus_resettable()
5423 (dev->subordinate && !pci_bus_resettable(dev->subordinate))) in pci_bus_resettable()
5435 pci_dev_lock(bus->self); in pci_bus_lock()
5436 list_for_each_entry(dev, &bus->devices, bus_list) { in pci_bus_lock()
5437 if (dev->subordinate) in pci_bus_lock()
5438 pci_bus_lock(dev->subordinate); in pci_bus_lock()
5449 list_for_each_entry(dev, &bus->devices, bus_list) { in pci_bus_unlock()
5450 if (dev->subordinate) in pci_bus_unlock()
5451 pci_bus_unlock(dev->subordinate); in pci_bus_unlock()
5455 pci_dev_unlock(bus->self); in pci_bus_unlock()
5463 if (!pci_dev_trylock(bus->self)) in pci_bus_trylock()
5466 list_for_each_entry(dev, &bus->devices, bus_list) { in pci_bus_trylock()
5467 if (dev->subordinate) { in pci_bus_trylock()
5468 if (!pci_bus_trylock(dev->subordinate)) in pci_bus_trylock()
5476 list_for_each_entry_continue_reverse(dev, &bus->devices, bus_list) { in pci_bus_trylock()
5477 if (dev->subordinate) in pci_bus_trylock()
5478 pci_bus_unlock(dev->subordinate); in pci_bus_trylock()
5482 pci_dev_unlock(bus->self); in pci_bus_trylock()
5491 if (slot->bus->self && in pci_slot_resettable()
5492 (slot->bus->self->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET)) in pci_slot_resettable()
5495 list_for_each_entry(dev, &slot->bus->devices, bus_list) { in pci_slot_resettable()
5496 if (!dev->slot || dev->slot != slot) in pci_slot_resettable()
5498 if (dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET || in pci_slot_resettable()
5499 (dev->subordinate && !pci_bus_resettable(dev->subordinate))) in pci_slot_resettable()
5511 list_for_each_entry(dev, &slot->bus->devices, bus_list) { in pci_slot_lock()
5512 if (!dev->slot || dev->slot != slot) in pci_slot_lock()
5514 if (dev->subordinate) in pci_slot_lock()
5515 pci_bus_lock(dev->subordinate); in pci_slot_lock()
5526 list_for_each_entry(dev, &slot->bus->devices, bus_list) { in pci_slot_unlock()
5527 if (!dev->slot || dev->slot != slot) in pci_slot_unlock()
5529 if (dev->subordinate) in pci_slot_unlock()
5530 pci_bus_unlock(dev->subordinate); in pci_slot_unlock()
5540 list_for_each_entry(dev, &slot->bus->devices, bus_list) { in pci_slot_trylock()
5541 if (!dev->slot || dev->slot != slot) in pci_slot_trylock()
5543 if (dev->subordinate) { in pci_slot_trylock()
5544 if (!pci_bus_trylock(dev->subordinate)) { in pci_slot_trylock()
5555 &slot->bus->devices, bus_list) { in pci_slot_trylock()
5556 if (!dev->slot || dev->slot != slot) in pci_slot_trylock()
5558 if (dev->subordinate) in pci_slot_trylock()
5559 pci_bus_unlock(dev->subordinate); in pci_slot_trylock()
5574 list_for_each_entry(dev, &bus->devices, bus_list) { in pci_bus_save_and_disable_locked()
5576 if (dev->subordinate) in pci_bus_save_and_disable_locked()
5577 pci_bus_save_and_disable_locked(dev->subordinate); in pci_bus_save_and_disable_locked()
5590 list_for_each_entry(dev, &bus->devices, bus_list) { in pci_bus_restore_locked()
5592 if (dev->subordinate) { in pci_bus_restore_locked()
5594 pci_bus_restore_locked(dev->subordinate); in pci_bus_restore_locked()
5607 list_for_each_entry(dev, &slot->bus->devices, bus_list) { in pci_slot_save_and_disable_locked()
5608 if (!dev->slot || dev->slot != slot) in pci_slot_save_and_disable_locked()
5611 if (dev->subordinate) in pci_slot_save_and_disable_locked()
5612 pci_bus_save_and_disable_locked(dev->subordinate); in pci_slot_save_and_disable_locked()
5625 list_for_each_entry(dev, &slot->bus->devices, bus_list) { in pci_slot_restore_locked()
5626 if (!dev->slot || dev->slot != slot) in pci_slot_restore_locked()
5629 if (dev->subordinate) { in pci_slot_restore_locked()
5631 pci_bus_restore_locked(dev->subordinate); in pci_slot_restore_locked()
5641 return -ENOTTY; in pci_slot_reset()
5648 rc = pci_reset_hotplug_slot(slot->hotplug, probe); in pci_slot_reset()
5657 * pci_probe_reset_slot - probe whether a PCI slot can be reset
5669 * __pci_reset_slot - Try to reset a PCI slot
5681 * Same as above except return -EAGAIN if the slot cannot be locked
5694 rc = pci_reset_hotplug_slot(slot->hotplug, PCI_RESET_DO_RESET); in __pci_reset_slot()
5698 rc = -EAGAIN; in __pci_reset_slot()
5707 if (!bus->self || !pci_bus_resettable(bus)) in pci_bus_reset()
5708 return -ENOTTY; in pci_bus_reset()
5717 ret = pci_bridge_secondary_bus_reset(bus->self); in pci_bus_reset()
5725 * pci_bus_error_reset - reset the bridge's subordinate bus
5734 struct pci_bus *bus = bridge->subordinate; in pci_bus_error_reset()
5738 return -ENOTTY; in pci_bus_error_reset()
5741 if (list_empty(&bus->slots)) in pci_bus_error_reset()
5744 list_for_each_entry(slot, &bus->slots, list) in pci_bus_error_reset()
5748 list_for_each_entry(slot, &bus->slots, list) in pci_bus_error_reset()
5756 return pci_bus_reset(bridge->subordinate, PCI_RESET_DO_RESET); in pci_bus_error_reset()
5760 * pci_probe_reset_bus - probe whether a PCI bus can be reset
5772 * __pci_reset_bus - Try to reset a PCI bus
5775 * Same as above except return -EAGAIN if the bus cannot be locked
5788 rc = pci_bridge_secondary_bus_reset(bus->self); in __pci_reset_bus()
5792 rc = -EAGAIN; in __pci_reset_bus()
5798 * pci_reset_bus - Try to reset a PCI bus
5801 * Same as above except return -EAGAIN if the bus cannot be locked
5805 return (!pci_probe_reset_slot(pdev->slot)) ? in pci_reset_bus()
5806 __pci_reset_slot(pdev->slot) : __pci_reset_bus(pdev->bus); in pci_reset_bus()
5811 * pcix_get_max_mmrbc - get PCI-X maximum designed memory read byte count
5824 return -EINVAL; in pcix_get_max_mmrbc()
5827 return -EINVAL; in pcix_get_max_mmrbc()
5834 * pcix_get_mmrbc - get PCI-X maximum memory read byte count
5847 return -EINVAL; in pcix_get_mmrbc()
5850 return -EINVAL; in pcix_get_mmrbc()
5857 * pcix_set_mmrbc - set PCI-X maximum memory read byte count
5872 return -EINVAL; in pcix_set_mmrbc()
5874 v = ffs(mmrbc) - 10; in pcix_set_mmrbc()
5878 return -EINVAL; in pcix_set_mmrbc()
5881 return -EINVAL; in pcix_set_mmrbc()
5884 return -E2BIG; in pcix_set_mmrbc()
5887 return -EINVAL; in pcix_set_mmrbc()
5891 if (v > o && (dev->bus->bus_flags & PCI_BUS_FLAGS_NO_MMRBC)) in pcix_set_mmrbc()
5892 return -EIO; in pcix_set_mmrbc()
5897 return -EIO; in pcix_set_mmrbc()
5904 * pcie_get_readrq - get PCI Express read request size
5920 * pcie_set_readrq - set PCI Express maximum memory read request
5931 struct pci_host_bridge *bridge = pci_find_host_bridge(dev->bus); in pcie_set_readrq()
5934 return -EINVAL; in pcie_set_readrq()
5948 v = FIELD_PREP(PCI_EXP_DEVCTL_READRQ, ffs(rq) - 8); in pcie_set_readrq()
5950 if (bridge->no_inc_mrrs) { in pcie_set_readrq()
5955 return -EINVAL; in pcie_set_readrq()
5967 * pcie_get_mps - get PCI Express maximum payload size
5983 * pcie_set_mps - set PCI Express maximum payload size
5996 return -EINVAL; in pcie_set_mps()
5998 v = ffs(mps) - 8; in pcie_set_mps()
5999 if (v > dev->pcie_mpss) in pcie_set_mps()
6000 return -EINVAL; in pcie_set_mps()
6029 * pcie_bandwidth_available - determine minimum link settings of a PCIe
6086 * pcie_get_supported_speeds - query Supported Link Speed Vector
6122 /* PCIe r3.0-compliant */ in pcie_get_supported_speeds()
6136 * pcie_get_speed_cap - query for the PCI device's link speed capability
6145 return PCIE_LNKCAP2_SLS2SPEED(dev->supported_speeds); in pcie_get_speed_cap()
6150 * pcie_get_width_cap - query for the PCI device's link width capability
6169 * pcie_bandwidth_capable - calculate a PCI device's link bandwidth capability
6192 * __pcie_print_link_status - Report the PCI device's link speed and width
6225 * pcie_print_link_status - Report the PCI device's link speed and width
6237 * pci_select_bars - Make BAR mask from the type of resource
6271 * pci_set_vga_state - set VGA decode state on device and parents if requested
6305 bus = dev->bus; in pci_set_vga_state()
6307 bridge = bus->self; in pci_set_vga_state()
6318 bus = bus->parent; in pci_set_vga_state()
6331 adev = ACPI_COMPANION(&pdev->dev); in pci_pr3_present()
6335 return adev->power.flags.power_resources && in pci_pr3_present()
6336 acpi_has_method(adev->handle, "_PR3"); in pci_pr3_present()
6342 * pci_add_dma_alias - Add a DMA devfn alias for a device
6347 * This helper encodes an 8-bit devfn as a bit number in dma_alias_mask
6348 * which is used to program permissible bus-devfn source addresses for DMA
6351 * from their logical bus-devfn. Examples include device quirks where the
6352 * device simply uses the wrong devfn, as well as non-transparent bridges
6366 nr_devfns = min(nr_devfns, (unsigned int)MAX_NR_DEVFNS - devfn_from); in pci_add_dma_alias()
6367 devfn_to = devfn_from + nr_devfns - 1; in pci_add_dma_alias()
6369 if (!dev->dma_alias_mask) in pci_add_dma_alias()
6370 dev->dma_alias_mask = bitmap_zalloc(MAX_NR_DEVFNS, GFP_KERNEL); in pci_add_dma_alias()
6371 if (!dev->dma_alias_mask) { in pci_add_dma_alias()
6376 bitmap_set(dev->dma_alias_mask, devfn_from, nr_devfns); in pci_add_dma_alias()
6389 return (dev1->dma_alias_mask && in pci_devs_are_dma_aliases()
6390 test_bit(dev2->devfn, dev1->dma_alias_mask)) || in pci_devs_are_dma_aliases()
6391 (dev2->dma_alias_mask && in pci_devs_are_dma_aliases()
6392 test_bit(dev1->devfn, dev2->dma_alias_mask)) || in pci_devs_are_dma_aliases()
6405 return pci_bus_read_dev_vendor_id(pdev->bus, pdev->devfn, &v, 0); in pci_device_is_present()
6411 struct pci_dev *bridge = dev->bus->self; in pci_ignore_hotplug()
6413 dev->ignore_hotplug = 1; in pci_ignore_hotplug()
6416 bridge->ignore_hotplug = 1; in pci_ignore_hotplug()
6421 * pci_real_dma_dev - Get PCI DMA device for PCI device
6424 * Permits the platform to provide architecture-specific functionality to
6441 * Arches that don't want to expose struct resource to userland as-is in
6448 *start = rsrc->start; in pci_resource_to_user()
6449 *end = rsrc->end; in pci_resource_to_user()
6456 * pci_specified_resource_alignment - get resource alignment specified by user.
6520 struct resource *r = &dev->resource[bar]; in pci_request_resource_alignment()
6524 if (!(r->flags & IORESOURCE_MEM)) in pci_request_resource_alignment()
6527 if (r->flags & IORESOURCE_PCI_FIXED) { in pci_request_resource_alignment()
6554 * set r->start to the desired alignment. By itself this in pci_request_resource_alignment()
6569 r->start = 0; in pci_request_resource_alignment()
6570 r->end = align - 1; in pci_request_resource_alignment()
6572 r->flags &= ~IORESOURCE_SIZEALIGN; in pci_request_resource_alignment()
6573 r->flags |= IORESOURCE_STARTALIGN; in pci_request_resource_alignment()
6576 r->flags |= IORESOURCE_UNSET; in pci_request_resource_alignment()
6583 * Later on, the kernel will assign page-aligned memory resource back
6595 * VF BARs are read-only zero according to SR-IOV spec r1.1, sec in pci_reassigndev_resource_alignment()
6597 * described by the VF BARx register in the PF's SR-IOV capability. in pci_reassigndev_resource_alignment()
6600 if (dev->is_virtfn) in pci_reassigndev_resource_alignment()
6608 if (dev->hdr_type == PCI_HEADER_TYPE_NORMAL && in pci_reassigndev_resource_alignment()
6609 (dev->class >> 8) == PCI_CLASS_BRIDGE_HOST) { in pci_reassigndev_resource_alignment()
6626 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE) { in pci_reassigndev_resource_alignment()
6628 r = &dev->resource[i]; in pci_reassigndev_resource_alignment()
6629 if (!(r->flags & IORESOURCE_MEM)) in pci_reassigndev_resource_alignment()
6631 r->flags |= IORESOURCE_UNSET; in pci_reassigndev_resource_alignment()
6632 r->end = resource_size(r) - 1; in pci_reassigndev_resource_alignment()
6633 r->start = 0; in pci_reassigndev_resource_alignment()
6656 if (count >= (PAGE_SIZE - 1)) in resource_alignment_store()
6657 return -EINVAL; in resource_alignment_store()
6661 return -ENOMEM; in resource_alignment_store()
6737 domain_nr = of_get_pci_domain_nr(parent->of_node); in of_pci_bus_find_domain_nr()
6759 if (of_get_pci_domain_nr(parent->of_node) == domain_nr) in of_pci_bus_release_domain_nr()
6780 * pci_ext_cfg_avail - can we access extended PCI config space?