Lines Matching +full:vdd +full:- +full:s
1 // SPDX-License-Identifier: MIT
32 struct intel_pps *pps = &intel_dp->pps; in pps_name()
34 if (display->platform.valleyview || display->platform.cherryview) { in pps_name()
35 switch (pps->vlv_pps_pipe) { in pps_name()
47 MISSING_CASE(pps->vlv_pps_pipe); in pps_name()
51 switch (pps->pps_idx) { in pps_name()
57 MISSING_CASE(pps->pps_idx); in pps_name()
68 struct drm_i915_private *dev_priv = to_i915(display->drm); in intel_pps_lock()
75 mutex_lock(&display->pps.mutex); in intel_pps_lock()
84 struct drm_i915_private *dev_priv = to_i915(display->drm); in intel_pps_unlock()
86 mutex_unlock(&display->pps.mutex); in intel_pps_unlock()
96 struct drm_i915_private *dev_priv = to_i915(display->drm); in vlv_power_sequencer_kick()
98 enum pipe pipe = intel_dp->pps.vlv_pps_pipe; in vlv_power_sequencer_kick()
104 if (drm_WARN(display->drm, in vlv_power_sequencer_kick()
105 intel_de_read(display, intel_dp->output_reg) & DP_PORT_EN, in vlv_power_sequencer_kick()
106 "skipping %s kick due to [ENCODER:%d:%s] being active\n", in vlv_power_sequencer_kick()
108 dig_port->base.base.base.id, dig_port->base.base.name)) in vlv_power_sequencer_kick()
111 drm_dbg_kms(display->drm, in vlv_power_sequencer_kick()
112 "kicking %s for [ENCODER:%d:%s]\n", in vlv_power_sequencer_kick()
114 dig_port->base.base.base.id, dig_port->base.base.name); in vlv_power_sequencer_kick()
116 /* Preserve the BIOS-computed detected bit. This is in vlv_power_sequencer_kick()
117 * supposed to be read-only. in vlv_power_sequencer_kick()
119 DP = intel_de_read(display, intel_dp->output_reg) & DP_DETECTED; in vlv_power_sequencer_kick()
124 if (display->platform.cherryview) in vlv_power_sequencer_kick()
133 * So enable temporarily it if it's not already enabled. in vlv_power_sequencer_kick()
136 release_cl_override = display->platform.cherryview && in vlv_power_sequencer_kick()
140 drm_err(display->drm, in vlv_power_sequencer_kick()
151 * Otherwise even VDD force bit won't work. in vlv_power_sequencer_kick()
153 intel_de_write(display, intel_dp->output_reg, DP); in vlv_power_sequencer_kick()
154 intel_de_posting_read(display, intel_dp->output_reg); in vlv_power_sequencer_kick()
156 intel_de_write(display, intel_dp->output_reg, DP | DP_PORT_EN); in vlv_power_sequencer_kick()
157 intel_de_posting_read(display, intel_dp->output_reg); in vlv_power_sequencer_kick()
159 intel_de_write(display, intel_dp->output_reg, DP & ~DP_PORT_EN); in vlv_power_sequencer_kick()
160 intel_de_posting_read(display, intel_dp->output_reg); in vlv_power_sequencer_kick()
177 * Pick one that's not used by other ports. in vlv_find_free_pps()
179 for_each_intel_dp(display->drm, encoder) { in vlv_find_free_pps()
182 if (encoder->type == INTEL_OUTPUT_EDP) { in vlv_find_free_pps()
183 drm_WARN_ON(display->drm, in vlv_find_free_pps()
184 intel_dp->pps.vlv_active_pipe != INVALID_PIPE && in vlv_find_free_pps()
185 intel_dp->pps.vlv_active_pipe != in vlv_find_free_pps()
186 intel_dp->pps.vlv_pps_pipe); in vlv_find_free_pps()
188 if (intel_dp->pps.vlv_pps_pipe != INVALID_PIPE) in vlv_find_free_pps()
189 pipes &= ~(1 << intel_dp->pps.vlv_pps_pipe); in vlv_find_free_pps()
191 drm_WARN_ON(display->drm, in vlv_find_free_pps()
192 intel_dp->pps.vlv_pps_pipe != INVALID_PIPE); in vlv_find_free_pps()
194 if (intel_dp->pps.vlv_active_pipe != INVALID_PIPE) in vlv_find_free_pps()
195 pipes &= ~(1 << intel_dp->pps.vlv_active_pipe); in vlv_find_free_pps()
202 return ffs(pipes) - 1; in vlv_find_free_pps()
212 lockdep_assert_held(&display->pps.mutex); in vlv_power_sequencer_pipe()
215 drm_WARN_ON(display->drm, !intel_dp_is_edp(intel_dp)); in vlv_power_sequencer_pipe()
217 drm_WARN_ON(display->drm, intel_dp->pps.vlv_active_pipe != INVALID_PIPE && in vlv_power_sequencer_pipe()
218 intel_dp->pps.vlv_active_pipe != intel_dp->pps.vlv_pps_pipe); in vlv_power_sequencer_pipe()
220 if (intel_dp->pps.vlv_pps_pipe != INVALID_PIPE) in vlv_power_sequencer_pipe()
221 return intel_dp->pps.vlv_pps_pipe; in vlv_power_sequencer_pipe()
229 if (drm_WARN_ON(display->drm, pipe == INVALID_PIPE)) in vlv_power_sequencer_pipe()
233 intel_dp->pps.vlv_pps_pipe = pipe; in vlv_power_sequencer_pipe()
235 drm_dbg_kms(display->drm, in vlv_power_sequencer_pipe()
236 "picked %s for [ENCODER:%d:%s]\n", in vlv_power_sequencer_pipe()
238 dig_port->base.base.base.id, dig_port->base.base.name); in vlv_power_sequencer_pipe()
245 * Even vdd force doesn't work until we've made in vlv_power_sequencer_pipe()
250 return intel_dp->pps.vlv_pps_pipe; in vlv_power_sequencer_pipe()
257 int pps_idx = intel_dp->pps.pps_idx; in bxt_power_sequencer_idx()
259 lockdep_assert_held(&display->pps.mutex); in bxt_power_sequencer_idx()
262 drm_WARN_ON(display->drm, !intel_dp_is_edp(intel_dp)); in bxt_power_sequencer_idx()
264 if (!intel_dp->pps.bxt_pps_reset) in bxt_power_sequencer_idx()
267 intel_dp->pps.bxt_pps_reset = false; in bxt_power_sequencer_idx()
323 enum port port = dig_port->base.port; in vlv_initial_power_sequencer_setup()
325 lockdep_assert_held(&display->pps.mutex); in vlv_initial_power_sequencer_setup()
329 intel_dp->pps.vlv_pps_pipe = vlv_initial_pps_pipe(display, port, in vlv_initial_power_sequencer_setup()
331 /* didn't find one? pick one where vdd is on */ in vlv_initial_power_sequencer_setup()
332 if (intel_dp->pps.vlv_pps_pipe == INVALID_PIPE) in vlv_initial_power_sequencer_setup()
333 intel_dp->pps.vlv_pps_pipe = vlv_initial_pps_pipe(display, port, in vlv_initial_power_sequencer_setup()
336 if (intel_dp->pps.vlv_pps_pipe == INVALID_PIPE) in vlv_initial_power_sequencer_setup()
337 intel_dp->pps.vlv_pps_pipe = vlv_initial_pps_pipe(display, port, in vlv_initial_power_sequencer_setup()
341 if (intel_dp->pps.vlv_pps_pipe == INVALID_PIPE) { in vlv_initial_power_sequencer_setup()
342 drm_dbg_kms(display->drm, in vlv_initial_power_sequencer_setup()
343 "[ENCODER:%d:%s] no initial power sequencer\n", in vlv_initial_power_sequencer_setup()
344 dig_port->base.base.base.id, dig_port->base.base.name); in vlv_initial_power_sequencer_setup()
348 drm_dbg_kms(display->drm, in vlv_initial_power_sequencer_setup()
349 "[ENCODER:%d:%s] initial power sequencer: %s\n", in vlv_initial_power_sequencer_setup()
350 dig_port->base.base.base.id, dig_port->base.base.name, in vlv_initial_power_sequencer_setup()
356 struct drm_i915_private *i915 = to_i915(display->drm); in intel_num_pps()
358 if (display->platform.valleyview || display->platform.cherryview) in intel_num_pps()
361 if (display->platform.geminilake || display->platform.broxton) in intel_num_pps()
379 struct drm_i915_private *i915 = to_i915(display->drm); in intel_pps_is_valid()
381 if (intel_dp->pps.pps_idx == 1 && in intel_pps_is_valid()
399 return -1; in bxt_initial_pps_idx()
406 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base; in pps_initial_setup()
407 struct intel_connector *connector = intel_dp->attached_connector; in pps_initial_setup()
409 lockdep_assert_held(&display->pps.mutex); in pps_initial_setup()
411 if (display->platform.valleyview || display->platform.cherryview) { in pps_initial_setup()
418 intel_dp->pps.pps_idx = connector->panel.vbt.backlight.controller; in pps_initial_setup()
420 intel_dp->pps.pps_idx = 0; in pps_initial_setup()
422 if (drm_WARN_ON(display->drm, intel_dp->pps.pps_idx >= intel_num_pps(display))) in pps_initial_setup()
423 intel_dp->pps.pps_idx = -1; in pps_initial_setup()
426 if (intel_dp->pps.pps_idx < 0) in pps_initial_setup()
427 intel_dp->pps.pps_idx = bxt_initial_pps_idx(display, pps_has_pp_on); in pps_initial_setup()
428 /* didn't find one? pick one where vdd is on */ in pps_initial_setup()
429 if (intel_dp->pps.pps_idx < 0) in pps_initial_setup()
430 intel_dp->pps.pps_idx = bxt_initial_pps_idx(display, pps_has_vdd_on); in pps_initial_setup()
432 if (intel_dp->pps.pps_idx < 0) { in pps_initial_setup()
433 intel_dp->pps.pps_idx = bxt_initial_pps_idx(display, pps_any); in pps_initial_setup()
435 drm_dbg_kms(display->drm, in pps_initial_setup()
436 "[ENCODER:%d:%s] no initial power sequencer, assuming %s\n", in pps_initial_setup()
437 encoder->base.base.id, encoder->base.name, in pps_initial_setup()
440 drm_dbg_kms(display->drm, in pps_initial_setup()
441 "[ENCODER:%d:%s] initial power sequencer: %s\n", in pps_initial_setup()
442 encoder->base.base.id, encoder->base.name, in pps_initial_setup()
466 for_each_intel_dp(display->drm, encoder) { in vlv_pps_reset_all()
469 drm_WARN_ON(display->drm, intel_dp->pps.vlv_active_pipe != INVALID_PIPE); in vlv_pps_reset_all()
471 if (encoder->type == INTEL_OUTPUT_EDP) in vlv_pps_reset_all()
472 intel_dp->pps.vlv_pps_pipe = INVALID_PIPE; in vlv_pps_reset_all()
485 for_each_intel_dp(display->drm, encoder) { in bxt_pps_reset_all()
488 if (encoder->type == INTEL_OUTPUT_EDP) in bxt_pps_reset_all()
489 intel_dp->pps.bxt_pps_reset = true; in bxt_pps_reset_all()
505 struct drm_i915_private *dev_priv = to_i915(display->drm); in intel_pps_get_registers()
510 if (display->platform.valleyview || display->platform.cherryview) in intel_pps_get_registers()
512 else if (display->platform.geminilake || display->platform.broxton) in intel_pps_get_registers()
515 pps_idx = intel_dp->pps.pps_idx; in intel_pps_get_registers()
517 regs->pp_ctrl = PP_CONTROL(display, pps_idx); in intel_pps_get_registers()
518 regs->pp_stat = PP_STATUS(display, pps_idx); in intel_pps_get_registers()
519 regs->pp_on = PP_ON_DELAYS(display, pps_idx); in intel_pps_get_registers()
520 regs->pp_off = PP_OFF_DELAYS(display, pps_idx); in intel_pps_get_registers()
523 if (display->platform.geminilake || display->platform.broxton || in intel_pps_get_registers()
525 regs->pp_div = INVALID_MMIO_REG; in intel_pps_get_registers()
527 regs->pp_div = PP_DIVISOR(display, pps_idx); in intel_pps_get_registers()
554 lockdep_assert_held(&display->pps.mutex); in edp_have_panel_power()
556 if ((display->platform.valleyview || display->platform.cherryview) && in edp_have_panel_power()
557 intel_dp->pps.vlv_pps_pipe == INVALID_PIPE) in edp_have_panel_power()
567 lockdep_assert_held(&display->pps.mutex); in edp_have_panel_vdd()
569 if ((display->platform.valleyview || display->platform.cherryview) && in edp_have_panel_vdd()
570 intel_dp->pps.vlv_pps_pipe == INVALID_PIPE) in edp_have_panel_vdd()
585 drm_WARN(display->drm, 1, in intel_pps_check_power_unlocked()
586 "[ENCODER:%d:%s] %s powered off while attempting AUX CH communication.\n", in intel_pps_check_power_unlocked()
587 dig_port->base.base.base.id, dig_port->base.base.name, in intel_pps_check_power_unlocked()
589 drm_dbg_kms(display->drm, in intel_pps_check_power_unlocked()
590 "[ENCODER:%d:%s] %s PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n", in intel_pps_check_power_unlocked()
591 dig_port->base.base.base.id, dig_port->base.base.name, in intel_pps_check_power_unlocked()
616 lockdep_assert_held(&display->pps.mutex); in wait_panel_status()
623 drm_dbg_kms(display->drm, in wait_panel_status()
624 "[ENCODER:%d:%s] %s mask: 0x%08x value: 0x%08x PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n", in wait_panel_status()
625 dig_port->base.base.base.id, dig_port->base.base.name, in wait_panel_status()
632 drm_err(display->drm, in wait_panel_status()
633 "[ENCODER:%d:%s] %s panel status timeout: PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n", in wait_panel_status()
634 dig_port->base.base.base.id, dig_port->base.base.name, in wait_panel_status()
639 drm_dbg_kms(display->drm, "Wait complete\n"); in wait_panel_status()
647 drm_dbg_kms(display->drm, in wait_panel_on()
648 "[ENCODER:%d:%s] %s wait for panel power on\n", in wait_panel_on()
649 dig_port->base.base.base.id, dig_port->base.base.name, in wait_panel_on()
659 drm_dbg_kms(display->drm, in wait_panel_off()
660 "[ENCODER:%d:%s] %s wait for panel power off time\n", in wait_panel_off()
661 dig_port->base.base.base.id, dig_port->base.base.name, in wait_panel_off()
676 panel_power_off_duration = ktime_ms_delta(panel_power_on_time, intel_dp->pps.panel_power_off_time); in wait_panel_power_cycle()
678 remaining = max(0, intel_dp->pps.panel_power_cycle_delay - panel_power_off_duration); in wait_panel_power_cycle()
680 drm_dbg_kms(display->drm, in wait_panel_power_cycle()
681 "[ENCODER:%d:%s] %s wait for panel power cycle (%lld ms remaining)\n", in wait_panel_power_cycle()
682 dig_port->base.base.base.id, dig_port->base.base.name, in wait_panel_power_cycle()
685 /* When we disable the VDD override bit last we have to do the manual in wait_panel_power_cycle()
706 wait_remaining_ms_from_jiffies(intel_dp->pps.last_power_on, in wait_backlight_on()
707 intel_dp->pps.backlight_on_delay); in wait_backlight_on()
712 wait_remaining_ms_from_jiffies(intel_dp->pps.last_backlight_off, in edp_wait_backlight_off()
713 intel_dp->pps.backlight_off_delay); in edp_wait_backlight_off()
725 lockdep_assert_held(&display->pps.mutex); in ilk_get_pp_control()
728 if (drm_WARN_ON(display->drm, !HAS_DDI(display) && in ilk_get_pp_control()
744 struct drm_i915_private *dev_priv = to_i915(display->drm); in intel_pps_vdd_on_unlocked()
748 bool need_to_disable = !intel_dp->pps.want_panel_vdd; in intel_pps_vdd_on_unlocked()
750 lockdep_assert_held(&display->pps.mutex); in intel_pps_vdd_on_unlocked()
755 cancel_delayed_work(&intel_dp->pps.panel_vdd_work); in intel_pps_vdd_on_unlocked()
756 intel_dp->pps.want_panel_vdd = true; in intel_pps_vdd_on_unlocked()
761 drm_WARN_ON(display->drm, intel_dp->pps.vdd_wakeref); in intel_pps_vdd_on_unlocked()
762 intel_dp->pps.vdd_wakeref = intel_display_power_get(dev_priv, in intel_pps_vdd_on_unlocked()
768 drm_dbg_kms(display->drm, "[ENCODER:%d:%s] %s turning VDD on\n", in intel_pps_vdd_on_unlocked()
769 dig_port->base.base.base.id, dig_port->base.base.name, in intel_pps_vdd_on_unlocked()
780 drm_dbg_kms(display->drm, in intel_pps_vdd_on_unlocked()
781 "[ENCODER:%d:%s] %s PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n", in intel_pps_vdd_on_unlocked()
782 dig_port->base.base.base.id, dig_port->base.base.name, in intel_pps_vdd_on_unlocked()
790 drm_dbg_kms(display->drm, in intel_pps_vdd_on_unlocked()
791 "[ENCODER:%d:%s] %s panel power wasn't enabled\n", in intel_pps_vdd_on_unlocked()
792 dig_port->base.base.base.id, dig_port->base.base.name, in intel_pps_vdd_on_unlocked()
794 msleep(intel_dp->pps.panel_power_up_delay); in intel_pps_vdd_on_unlocked()
801 * Must be paired with intel_pps_vdd_off() or - to disable
802 * both VDD and panel power - intel_pps_off().
811 bool vdd; in intel_pps_vdd_on() local
816 vdd = false; in intel_pps_vdd_on()
818 vdd = intel_pps_vdd_on_unlocked(intel_dp); in intel_pps_vdd_on()
819 INTEL_DISPLAY_STATE_WARN(display, !vdd, "[ENCODER:%d:%s] %s VDD already requested on\n", in intel_pps_vdd_on()
820 dp_to_dig_port(intel_dp)->base.base.base.id, in intel_pps_vdd_on()
821 dp_to_dig_port(intel_dp)->base.base.name, in intel_pps_vdd_on()
828 struct drm_i915_private *dev_priv = to_i915(display->drm); in intel_pps_vdd_off_sync_unlocked()
833 lockdep_assert_held(&display->pps.mutex); in intel_pps_vdd_off_sync_unlocked()
835 drm_WARN_ON(display->drm, intel_dp->pps.want_panel_vdd); in intel_pps_vdd_off_sync_unlocked()
840 drm_dbg_kms(display->drm, "[ENCODER:%d:%s] %s turning VDD off\n", in intel_pps_vdd_off_sync_unlocked()
841 dig_port->base.base.base.id, dig_port->base.base.name, in intel_pps_vdd_off_sync_unlocked()
854 drm_dbg_kms(display->drm, in intel_pps_vdd_off_sync_unlocked()
855 "[ENCODER:%d:%s] %s PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n", in intel_pps_vdd_off_sync_unlocked()
856 dig_port->base.base.base.id, dig_port->base.base.name, in intel_pps_vdd_off_sync_unlocked()
862 intel_dp->pps.panel_power_off_time = ktime_get_boottime(); in intel_pps_vdd_off_sync_unlocked()
868 fetch_and_zero(&intel_dp->pps.vdd_wakeref)); in intel_pps_vdd_off_sync_unlocked()
878 cancel_delayed_work_sync(&intel_dp->pps.panel_vdd_work); in intel_pps_vdd_off_sync()
880 * vdd might still be enabled due to the delayed vdd off. in intel_pps_vdd_off_sync()
881 * Make sure vdd is actually turned off here. in intel_pps_vdd_off_sync()
895 if (!intel_dp->pps.want_panel_vdd) in edp_panel_vdd_work()
903 struct drm_i915_private *i915 = to_i915(display->drm); in edp_panel_vdd_schedule_off()
908 * so keep VDD enabled until we're done with init. in edp_panel_vdd_schedule_off()
910 if (intel_dp->pps.initializing) in edp_panel_vdd_schedule_off()
918 delay = msecs_to_jiffies(intel_dp->pps.panel_power_cycle_delay * 5); in edp_panel_vdd_schedule_off()
919 queue_delayed_work(i915->unordered_wq, in edp_panel_vdd_schedule_off()
920 &intel_dp->pps.panel_vdd_work, delay); in edp_panel_vdd_schedule_off()
932 lockdep_assert_held(&display->pps.mutex); in intel_pps_vdd_off_unlocked()
937 INTEL_DISPLAY_STATE_WARN(display, !intel_dp->pps.want_panel_vdd, in intel_pps_vdd_off_unlocked()
938 "[ENCODER:%d:%s] %s VDD not forced on", in intel_pps_vdd_off_unlocked()
939 dp_to_dig_port(intel_dp)->base.base.base.id, in intel_pps_vdd_off_unlocked()
940 dp_to_dig_port(intel_dp)->base.base.name, in intel_pps_vdd_off_unlocked()
943 intel_dp->pps.want_panel_vdd = false; in intel_pps_vdd_off_unlocked()
968 lockdep_assert_held(&display->pps.mutex); in intel_pps_on_unlocked()
973 drm_dbg_kms(display->drm, "[ENCODER:%d:%s] %s turn panel power on\n", in intel_pps_on_unlocked()
974 dp_to_dig_port(intel_dp)->base.base.base.id, in intel_pps_on_unlocked()
975 dp_to_dig_port(intel_dp)->base.base.name, in intel_pps_on_unlocked()
978 if (drm_WARN(display->drm, edp_have_panel_power(intel_dp), in intel_pps_on_unlocked()
979 "[ENCODER:%d:%s] %s panel power already on\n", in intel_pps_on_unlocked()
980 dp_to_dig_port(intel_dp)->base.base.base.id, in intel_pps_on_unlocked()
981 dp_to_dig_port(intel_dp)->base.base.name, in intel_pps_on_unlocked()
989 if (display->platform.ironlake) { in intel_pps_on_unlocked()
1005 if (!display->platform.ironlake) in intel_pps_on_unlocked()
1012 intel_dp->pps.last_power_on = jiffies; in intel_pps_on_unlocked()
1018 if (display->platform.ironlake) { in intel_pps_on_unlocked()
1039 struct drm_i915_private *dev_priv = to_i915(display->drm); in intel_pps_off_unlocked()
1044 lockdep_assert_held(&display->pps.mutex); in intel_pps_off_unlocked()
1049 drm_dbg_kms(display->drm, "[ENCODER:%d:%s] %s turn panel power off\n", in intel_pps_off_unlocked()
1050 dig_port->base.base.base.id, dig_port->base.base.name, in intel_pps_off_unlocked()
1053 drm_WARN(display->drm, !intel_dp->pps.want_panel_vdd, in intel_pps_off_unlocked()
1054 "[ENCODER:%d:%s] %s need VDD to turn off panel\n", in intel_pps_off_unlocked()
1055 dig_port->base.base.base.id, dig_port->base.base.name, in intel_pps_off_unlocked()
1059 /* We need to switch off panel power _and_ force vdd, for otherwise some in intel_pps_off_unlocked()
1066 intel_dp->pps.want_panel_vdd = false; in intel_pps_off_unlocked()
1072 intel_dp->pps.panel_power_off_time = ktime_get_boottime(); in intel_pps_off_unlocked()
1076 /* We got a reference when we enabled the VDD. */ in intel_pps_off_unlocked()
1079 fetch_and_zero(&intel_dp->pps.vdd_wakeref)); in intel_pps_off_unlocked()
1139 intel_dp->pps.last_backlight_off = jiffies; in intel_pps_backlight_off()
1160 drm_dbg_kms(display->drm, "panel power control backlight %s\n", in intel_pps_backlight_power()
1173 enum pipe pipe = intel_dp->pps.vlv_pps_pipe; in vlv_detach_power_sequencer()
1176 drm_WARN_ON(display->drm, intel_dp->pps.vlv_active_pipe != INVALID_PIPE); in vlv_detach_power_sequencer()
1178 if (drm_WARN_ON(display->drm, pipe != PIPE_A && pipe != PIPE_B)) in vlv_detach_power_sequencer()
1185 * have the same port selected (even if only one has power/vdd in vlv_detach_power_sequencer()
1188 * selected in multiple power sequencers, but let's clear the in vlv_detach_power_sequencer()
1192 drm_dbg_kms(display->drm, in vlv_detach_power_sequencer()
1193 "detaching %s from [ENCODER:%d:%s]\n", in vlv_detach_power_sequencer()
1195 dig_port->base.base.base.id, dig_port->base.base.name); in vlv_detach_power_sequencer()
1199 intel_dp->pps.vlv_pps_pipe = INVALID_PIPE; in vlv_detach_power_sequencer()
1207 lockdep_assert_held(&display->pps.mutex); in vlv_steal_power_sequencer()
1209 for_each_intel_dp(display->drm, encoder) { in vlv_steal_power_sequencer()
1212 drm_WARN(display->drm, intel_dp->pps.vlv_active_pipe == pipe, in vlv_steal_power_sequencer()
1213 "stealing PPS %c from active [ENCODER:%d:%s]\n", in vlv_steal_power_sequencer()
1214 pipe_name(pipe), encoder->base.base.id, in vlv_steal_power_sequencer()
1215 encoder->base.name); in vlv_steal_power_sequencer()
1217 if (intel_dp->pps.vlv_pps_pipe != pipe) in vlv_steal_power_sequencer()
1220 drm_dbg_kms(display->drm, in vlv_steal_power_sequencer()
1221 "stealing PPS %c from [ENCODER:%d:%s]\n", in vlv_steal_power_sequencer()
1222 pipe_name(pipe), encoder->base.base.id, in vlv_steal_power_sequencer()
1223 encoder->base.name); in vlv_steal_power_sequencer()
1225 /* make sure vdd is off before we steal it */ in vlv_steal_power_sequencer()
1233 struct drm_i915_private *dev_priv = to_i915(display->drm); in vlv_active_pipe()
1234 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base; in vlv_active_pipe()
1237 if (g4x_dp_port_enabled(dev_priv, intel_dp->output_reg, in vlv_active_pipe()
1238 encoder->port, &pipe)) in vlv_active_pipe()
1247 intel_dp->pps.vlv_pps_pipe = INVALID_PIPE; in vlv_pps_pipe_init()
1248 intel_dp->pps.vlv_active_pipe = vlv_active_pipe(intel_dp); in vlv_pps_pipe_init()
1257 intel_dp->pps.vlv_active_pipe = vlv_active_pipe(intel_dp); in vlv_pps_pipe_reset()
1272 pipe = intel_dp->pps.vlv_pps_pipe; in vlv_pps_backlight_initial_pipe()
1286 struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc); in vlv_pps_port_enable_unlocked()
1288 lockdep_assert_held(&display->pps.mutex); in vlv_pps_port_enable_unlocked()
1290 drm_WARN_ON(display->drm, intel_dp->pps.vlv_active_pipe != INVALID_PIPE); in vlv_pps_port_enable_unlocked()
1292 if (intel_dp->pps.vlv_pps_pipe != INVALID_PIPE && in vlv_pps_port_enable_unlocked()
1293 intel_dp->pps.vlv_pps_pipe != crtc->pipe) { in vlv_pps_port_enable_unlocked()
1296 * port previously make sure to turn off vdd there while in vlv_pps_port_enable_unlocked()
1306 vlv_steal_power_sequencer(display, crtc->pipe); in vlv_pps_port_enable_unlocked()
1308 intel_dp->pps.vlv_active_pipe = crtc->pipe; in vlv_pps_port_enable_unlocked()
1313 /* now it's all ours */ in vlv_pps_port_enable_unlocked()
1314 intel_dp->pps.vlv_pps_pipe = crtc->pipe; in vlv_pps_port_enable_unlocked()
1316 drm_dbg_kms(display->drm, in vlv_pps_port_enable_unlocked()
1317 "initializing %s for [ENCODER:%d:%s]\n", in vlv_pps_port_enable_unlocked()
1319 encoder->base.base.id, encoder->base.name); in vlv_pps_port_enable_unlocked()
1335 intel_dp->pps.vlv_active_pipe = INVALID_PIPE; in vlv_pps_port_disable()
1341 struct drm_i915_private *dev_priv = to_i915(display->drm); in pps_vdd_init()
1344 lockdep_assert_held(&display->pps.mutex); in pps_vdd_init()
1350 * The VDD bit needs a power domain reference, so if the bit is in pps_vdd_init()
1352 * schedule a vdd off, so we don't hold on to the reference in pps_vdd_init()
1355 drm_dbg_kms(display->drm, in pps_vdd_init()
1356 "[ENCODER:%d:%s] %s VDD left on by BIOS, adjusting state tracking\n", in pps_vdd_init()
1357 dig_port->base.base.base.id, dig_port->base.base.name, in pps_vdd_init()
1359 drm_WARN_ON(display->drm, intel_dp->pps.vdd_wakeref); in pps_vdd_init()
1360 intel_dp->pps.vdd_wakeref = intel_display_power_get(dev_priv, in pps_vdd_init()
1385 intel_dp->pps.panel_power_off_time = 0; in pps_init_timestamps()
1386 intel_dp->pps.last_power_on = jiffies; in pps_init_timestamps()
1387 intel_dp->pps.last_backlight_off = jiffies; in pps_init_timestamps()
1409 seq->power_up = REG_FIELD_GET(PANEL_POWER_UP_DELAY_MASK, pp_on); in intel_pps_readout_hw_state()
1410 seq->backlight_on = REG_FIELD_GET(PANEL_LIGHT_ON_DELAY_MASK, pp_on); in intel_pps_readout_hw_state()
1411 seq->backlight_off = REG_FIELD_GET(PANEL_LIGHT_OFF_DELAY_MASK, pp_off); in intel_pps_readout_hw_state()
1412 seq->power_down = REG_FIELD_GET(PANEL_POWER_DOWN_DELAY_MASK, pp_off); in intel_pps_readout_hw_state()
1425 seq->power_cycle = power_cycle_delay ? (power_cycle_delay - 1) * 1000 : 0; in intel_pps_readout_hw_state()
1434 drm_dbg_kms(display->drm, in intel_pps_dump_state()
1435 "%s power_up %d backlight_on %d backlight_off %d power_down %d power_cycle %d\n", in intel_pps_dump_state()
1436 state_name, seq->power_up, seq->backlight_on, in intel_pps_dump_state()
1437 seq->backlight_off, seq->power_down, seq->power_cycle); in intel_pps_dump_state()
1445 struct intel_pps_delays *sw = &intel_dp->pps.pps_delays; in intel_pps_verify_state()
1449 if (hw.power_up != sw->power_up || in intel_pps_verify_state()
1450 hw.backlight_on != sw->backlight_on || in intel_pps_verify_state()
1451 hw.backlight_off != sw->backlight_off || in intel_pps_verify_state()
1452 hw.power_down != sw->power_down || in intel_pps_verify_state()
1453 hw.power_cycle != sw->power_cycle) { in intel_pps_verify_state()
1454 drm_err(display->drm, "PPS state mismatch\n"); in intel_pps_verify_state()
1462 return delays->power_up || delays->backlight_on || delays->backlight_off || in pps_delays_valid()
1463 delays->power_down || delays->power_cycle; in pps_delays_valid()
1483 lockdep_assert_held(&display->pps.mutex); in pps_init_delays_bios()
1485 if (!pps_delays_valid(&intel_dp->pps.bios_pps_delays)) in pps_init_delays_bios()
1486 intel_pps_readout_hw_state(intel_dp, &intel_dp->pps.bios_pps_delays); in pps_init_delays_bios()
1488 *bios = intel_dp->pps.bios_pps_delays; in pps_init_delays_bios()
1497 struct intel_connector *connector = intel_dp->attached_connector; in pps_init_delays_vbt()
1499 *vbt = connector->panel.vbt.edp.pps; in pps_init_delays_vbt()
1504 /* On Toshiba Satellite P50-C-18C system the VBT T12 delay in pps_init_delays_vbt()
1510 vbt->power_cycle = max_t(u16, vbt->power_cycle, msecs_to_pps_units(1300)); in pps_init_delays_vbt()
1511 drm_dbg_kms(display->drm, in pps_init_delays_vbt()
1513 vbt->power_cycle); in pps_init_delays_vbt()
1524 lockdep_assert_held(&display->pps.mutex); in pps_init_delays_spec()
1527 spec->power_up = msecs_to_pps_units(10 + 200); /* T1+T3 */ in pps_init_delays_spec()
1528 spec->backlight_on = msecs_to_pps_units(50); /* no limit for T8, use T7 instead */ in pps_init_delays_spec()
1529 spec->backlight_off = msecs_to_pps_units(50); /* no limit for T9, make it symmetric with T8 */ in pps_init_delays_spec()
1530 spec->power_down = msecs_to_pps_units(500); /* T10 */ in pps_init_delays_spec()
1531 spec->power_cycle = msecs_to_pps_units(10 + 500); /* T11+T12 */ in pps_init_delays_spec()
1540 *final = &intel_dp->pps.pps_delays; in pps_init_delays()
1542 lockdep_assert_held(&display->pps.mutex); in pps_init_delays()
1554 #define assign_final(field) final->field = (max(cur.field, vbt.field) == 0 ? \ in pps_init_delays()
1564 intel_dp->pps.panel_power_up_delay = pps_units_to_msecs(final->power_up); in pps_init_delays()
1565 intel_dp->pps.backlight_on_delay = pps_units_to_msecs(final->backlight_on); in pps_init_delays()
1566 intel_dp->pps.backlight_off_delay = pps_units_to_msecs(final->backlight_off); in pps_init_delays()
1567 intel_dp->pps.panel_power_down_delay = pps_units_to_msecs(final->power_down); in pps_init_delays()
1568 intel_dp->pps.panel_power_cycle_delay = pps_units_to_msecs(final->power_cycle); in pps_init_delays()
1570 drm_dbg_kms(display->drm, in pps_init_delays()
1572 intel_dp->pps.panel_power_up_delay, in pps_init_delays()
1573 intel_dp->pps.panel_power_down_delay, in pps_init_delays()
1574 intel_dp->pps.panel_power_cycle_delay); in pps_init_delays()
1576 drm_dbg_kms(display->drm, "backlight on delay %d, off delay %d\n", in pps_init_delays()
1577 intel_dp->pps.backlight_on_delay, in pps_init_delays()
1578 intel_dp->pps.backlight_off_delay); in pps_init_delays()
1588 final->backlight_on = 1; in pps_init_delays()
1589 final->backlight_off = 1; in pps_init_delays()
1595 final->power_cycle = roundup(final->power_cycle, msecs_to_pps_units(100)); in pps_init_delays()
1601 struct drm_i915_private *dev_priv = to_i915(display->drm); in pps_init_registers()
1603 int div = DISPLAY_RUNTIME_INFO(display)->rawclk_freq / 1000; in pps_init_registers()
1605 enum port port = dp_to_dig_port(intel_dp)->base.port; in pps_init_registers()
1606 const struct intel_pps_delays *seq = &intel_dp->pps.pps_delays; in pps_init_registers()
1608 lockdep_assert_held(&display->pps.mutex); in pps_init_registers()
1613 * On some VLV machines the BIOS can leave the VDD in pps_init_registers()
1618 * intel_pps_vdd_on_unlocked() would notice that the VDD was in pps_init_registers()
1620 * domain reference. Disable VDD first to avoid this. in pps_init_registers()
1621 * This also avoids spuriously turning the VDD on as in pps_init_registers()
1627 drm_WARN(display->drm, pp & PANEL_POWER_ON, in pps_init_registers()
1631 drm_dbg_kms(display->drm, in pps_init_registers()
1632 "VDD already on, disabling first\n"); in pps_init_registers()
1639 pp_on = REG_FIELD_PREP(PANEL_POWER_UP_DELAY_MASK, seq->power_up) | in pps_init_registers()
1640 REG_FIELD_PREP(PANEL_LIGHT_ON_DELAY_MASK, seq->backlight_on); in pps_init_registers()
1641 pp_off = REG_FIELD_PREP(PANEL_LIGHT_OFF_DELAY_MASK, seq->backlight_off) | in pps_init_registers()
1642 REG_FIELD_PREP(PANEL_POWER_DOWN_DELAY_MASK, seq->power_down); in pps_init_registers()
1646 if (display->platform.valleyview || display->platform.cherryview) { in pps_init_registers()
1676 (100 * div) / 2 - 1) | in pps_init_registers()
1678 DIV_ROUND_UP(seq->power_cycle, 1000) + 1)); in pps_init_registers()
1682 DIV_ROUND_UP(seq->power_cycle, 1000) + 1)); in pps_init_registers()
1684 drm_dbg_kms(display->drm, in pps_init_registers()
1706 if (display->platform.valleyview || display->platform.cherryview) in intel_pps_encoder_reset()
1723 intel_dp->pps.initializing = true; in intel_pps_init()
1724 INIT_DELAYED_WORK(&intel_dp->pps.panel_vdd_work, edp_panel_vdd_work); in intel_pps_init()
1742 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base; in pps_init_late()
1743 struct intel_connector *connector = intel_dp->attached_connector; in pps_init_late()
1745 if (display->platform.valleyview || display->platform.cherryview) in pps_init_late()
1751 drm_WARN(display->drm, in pps_init_late()
1752 connector->panel.vbt.backlight.controller >= 0 && in pps_init_late()
1753 intel_dp->pps.pps_idx != connector->panel.vbt.backlight.controller, in pps_init_late()
1754 "[ENCODER:%d:%s] power sequencer mismatch: %d (initial) vs. %d (VBT)\n", in pps_init_late()
1755 encoder->base.base.id, encoder->base.name, in pps_init_late()
1756 intel_dp->pps.pps_idx, connector->panel.vbt.backlight.controller); in pps_init_late()
1758 if (connector->panel.vbt.backlight.controller >= 0) in pps_init_late()
1759 intel_dp->pps.pps_idx = connector->panel.vbt.backlight.controller; in pps_init_late()
1767 /* Reinit delays after per-panel info has been parsed from VBT */ in intel_pps_init_late()
1770 memset(&intel_dp->pps.pps_delays, 0, sizeof(intel_dp->pps.pps_delays)); in intel_pps_init_late()
1774 intel_dp->pps.initializing = false; in intel_pps_init_late()
1801 struct drm_i915_private *i915 = to_i915(display->drm); in intel_pps_setup()
1803 if (HAS_PCH_SPLIT(i915) || display->platform.geminilake || display->platform.broxton) in intel_pps_setup()
1804 display->pps.mmio_base = PCH_PPS_BASE; in intel_pps_setup()
1805 else if (display->platform.valleyview || display->platform.cherryview) in intel_pps_setup()
1806 display->pps.mmio_base = VLV_PPS_BASE; in intel_pps_setup()
1808 display->pps.mmio_base = PPS_BASE; in intel_pps_setup()
1813 struct intel_connector *connector = m->private; in intel_pps_show()
1816 if (connector->base.status != connector_status_connected) in intel_pps_show()
1817 return -ENODEV; in intel_pps_show()
1820 intel_dp->pps.panel_power_up_delay); in intel_pps_show()
1822 intel_dp->pps.panel_power_down_delay); in intel_pps_show()
1824 intel_dp->pps.panel_power_cycle_delay); in intel_pps_show()
1826 intel_dp->pps.backlight_on_delay); in intel_pps_show()
1828 intel_dp->pps.backlight_off_delay); in intel_pps_show()
1836 struct dentry *root = connector->base.debugfs_entry; in intel_pps_connector_debugfs_add()
1837 int connector_type = connector->base.connector_type; in intel_pps_connector_debugfs_add()
1846 struct drm_i915_private *dev_priv = to_i915(display->drm); in assert_pps_unlocked()
1852 if (drm_WARN_ON(display->drm, HAS_DDI(display))) in assert_pps_unlocked()
1879 } else if (display->platform.valleyview || display->platform.cherryview) { in assert_pps_unlocked()
1890 drm_WARN_ON(display->drm, in assert_pps_unlocked()