Lines Matching +full:2 +full:- +full:5
1 // SPDX-License-Identifier: GPL-2.0
8 #include <linux/clk-provider.h>
13 #include <dt-bindings/clock/renesas,r9a09g057-cpg.h>
15 #include "rzv2h-cpg.h"
53 {1, 2},
54 {2, 4},
60 {0, 2},
66 {0, 2},
68 {2, 8},
85 DEF_FIXED(".pllvdo", CLK_PLLVDO, CLK_QEXTAL, 105, 2),
90 DEF_FIXED(".pllcln_div2", CLK_PLLCLN_DIV2, CLK_PLLCLN, 1, 2),
95 DEF_FIXED(".plldty_acpu_div2", CLK_PLLDTY_ACPU_DIV2, CLK_PLLDTY_ACPU, 1, 2),
118 DEF_MOD_CRITICAL("icu_0_pclk_i", CLK_PLLCM33_DIV16, 0, 5, 0, 5,
121 BUS_MSTOP(3, BIT(5))),
122 DEF_MOD("gtm_0_pclk", CLK_PLLCM33_DIV16, 4, 3, 2, 3,
123 BUS_MSTOP(5, BIT(10))),
124 DEF_MOD("gtm_1_pclk", CLK_PLLCM33_DIV16, 4, 4, 2, 4,
125 BUS_MSTOP(5, BIT(11))),
126 DEF_MOD("gtm_2_pclk", CLK_PLLCLN_DIV16, 4, 5, 2, 5,
127 BUS_MSTOP(2, BIT(13))),
128 DEF_MOD("gtm_3_pclk", CLK_PLLCLN_DIV16, 4, 6, 2, 6,
129 BUS_MSTOP(2, BIT(14))),
130 DEF_MOD("gtm_4_pclk", CLK_PLLCLN_DIV16, 4, 7, 2, 7,
132 DEF_MOD("gtm_5_pclk", CLK_PLLCLN_DIV16, 4, 8, 2, 8,
134 DEF_MOD("gtm_6_pclk", CLK_PLLCLN_DIV16, 4, 9, 2, 9,
136 DEF_MOD("gtm_7_pclk", CLK_PLLCLN_DIV16, 4, 10, 2, 10,
138 DEF_MOD("wdt_0_clkp", CLK_PLLCM33_DIV16, 4, 11, 2, 11,
140 DEF_MOD("wdt_0_clk_loco", CLK_QEXTAL, 4, 12, 2, 12,
142 DEF_MOD("wdt_1_clkp", CLK_PLLCLN_DIV16, 4, 13, 2, 13,
144 DEF_MOD("wdt_1_clk_loco", CLK_QEXTAL, 4, 14, 2, 14,
146 DEF_MOD("wdt_2_clkp", CLK_PLLCLN_DIV16, 4, 15, 2, 15,
147 BUS_MSTOP(5, BIT(12))),
148 DEF_MOD("wdt_2_clk_loco", CLK_QEXTAL, 5, 0, 2, 16,
149 BUS_MSTOP(5, BIT(12))),
150 DEF_MOD("wdt_3_clkp", CLK_PLLCLN_DIV16, 5, 1, 2, 17,
151 BUS_MSTOP(5, BIT(13))),
152 DEF_MOD("wdt_3_clk_loco", CLK_QEXTAL, 5, 2, 2, 18,
153 BUS_MSTOP(5, BIT(13))),
160 DEF_MOD("riic_1_ckm", CLK_PLLCLN_DIV16, 9, 5, 4, 21,
161 BUS_MSTOP(1, BIT(2))),
167 BUS_MSTOP(1, BIT(5))),
174 DEF_MOD("sdhi_0_imclk", CLK_PLLCLN_DIV8, 10, 3, 5, 3,
175 BUS_MSTOP(8, BIT(2))),
176 DEF_MOD("sdhi_0_imclk2", CLK_PLLCLN_DIV8, 10, 4, 5, 4,
177 BUS_MSTOP(8, BIT(2))),
178 DEF_MOD("sdhi_0_clk_hs", CLK_PLLCLN_DIV2, 10, 5, 5, 5,
179 BUS_MSTOP(8, BIT(2))),
180 DEF_MOD("sdhi_0_aclk", CLK_PLLDTY_ACPU_DIV4, 10, 6, 5, 6,
181 BUS_MSTOP(8, BIT(2))),
182 DEF_MOD("sdhi_1_imclk", CLK_PLLCLN_DIV8, 10, 7, 5, 7,
184 DEF_MOD("sdhi_1_imclk2", CLK_PLLCLN_DIV8, 10, 8, 5, 8,
186 DEF_MOD("sdhi_1_clk_hs", CLK_PLLCLN_DIV2, 10, 9, 5, 9,
188 DEF_MOD("sdhi_1_aclk", CLK_PLLDTY_ACPU_DIV4, 10, 10, 5, 10,
190 DEF_MOD("sdhi_2_imclk", CLK_PLLCLN_DIV8, 10, 11, 5, 11,
192 DEF_MOD("sdhi_2_imclk2", CLK_PLLCLN_DIV8, 10, 12, 5, 12,
194 DEF_MOD("sdhi_2_clk_hs", CLK_PLLCLN_DIV2, 10, 13, 5, 13,
196 DEF_MOD("sdhi_2_aclk", CLK_PLLDTY_ACPU_DIV4, 10, 14, 5, 14,
198 DEF_MOD("cru_0_aclk", CLK_PLLDTY_ACPU_DIV2, 13, 2, 6, 18,
204 DEF_MOD("cru_1_aclk", CLK_PLLDTY_ACPU_DIV2, 13, 5, 6, 21,
205 BUS_MSTOP(9, BIT(5))),
207 BUS_MSTOP(9, BIT(5))),
209 BUS_MSTOP(9, BIT(5))),
229 DEF_RST(6, 13, 2, 30), /* GTM_0_PRESETZ */
230 DEF_RST(6, 14, 2, 31), /* GTM_1_PRESETZ */
233 DEF_RST(7, 1, 3, 2), /* GTM_4_PRESETZ */
234 DEF_RST(7, 2, 3, 3), /* GTM_5_PRESETZ */
236 DEF_RST(7, 4, 3, 5), /* GTM_7_PRESETZ */
237 DEF_RST(7, 5, 3, 6), /* WDT_0_RESET */
241 DEF_RST(9, 5, 4, 6), /* SCIF_0_RST_SYSTEM_N */
254 DEF_RST(12, 5, 5, 22), /* CRU_0_PRESETN */
255 DEF_RST(12, 6, 5, 23), /* CRU_0_ARESETN */
256 DEF_RST(12, 7, 5, 24), /* CRU_0_S_RESETN */
257 DEF_RST(12, 8, 5, 25), /* CRU_1_PRESETN */
258 DEF_RST(12, 9, 5, 26), /* CRU_1_ARESETN */
259 DEF_RST(12, 10, 5, 27), /* CRU_1_S_RESETN */
260 DEF_RST(12, 11, 5, 28), /* CRU_2_PRESETN */
261 DEF_RST(12, 12, 5, 29), /* CRU_2_ARESETN */
262 DEF_RST(12, 13, 5, 30), /* CRU_2_S_RESETN */
263 DEF_RST(12, 14, 5, 31), /* CRU_3_PRESETN */