Lines Matching full:c3
24 * before entering C3.
40 * Today all MP CPUs that support C3 share cache. in acpi_processor_power_init_bm_check()
42 * entering C3 type state. in acpi_processor_power_init_bm_check()
50 * is not required while entering C3 type state on in acpi_processor_power_init_bm_check()
62 * core can keep cache coherence with each other while entering C3 in acpi_processor_power_init_bm_check()
65 * entering C3 type state. in acpi_processor_power_init_bm_check()
71 * not required while entering C3 type state. in acpi_processor_power_init_bm_check()
79 * All Zhaoxin CPUs that support C3 share cache. in acpi_processor_power_init_bm_check()
81 * entering C3 type state. in acpi_processor_power_init_bm_check()
87 * is not required while entering C3 type state. in acpi_processor_power_init_bm_check()
93 * For all AMD Zen or newer CPUs that support C3, caches in acpi_processor_power_init_bm_check()
94 * should not be flushed by software while entering C3 in acpi_processor_power_init_bm_check()
102 * required while entering C3 type state. in acpi_processor_power_init_bm_check()
149 /* mwait ecx extensions INTERRUPT_BREAK should be supported for C2/C3 */ in acpi_processor_ffh_cstate_probe_cpu()