Lines Matching +full:0 +full:xe61a0000
17 cluster01_opp: opp-table-0 {
73 #size-cells = <0>;
113 a55_0: cpu@0 {
115 reg = <0>;
127 reg = <0x100>;
139 reg = <0x10000>;
151 reg = <0x10100>;
163 reg = <0x20000>;
175 reg = <0x20100>;
187 reg = <0x30000>;
199 reg = <0x30100>;
209 L3_CA55_0: cache-controller-0 {
240 CPU_SLEEP_0: cpu-sleep-0 {
242 arm,psci-suspend-param = <0x0010000>;
253 #clock-cells = <0>;
255 clock-frequency = <0>;
260 #clock-cells = <0>;
262 clock-frequency = <0>;
267 #clock-cells = <0>;
269 clock-frequency = <0>;
274 #clock-cells = <0>;
276 clock-frequency = <0>;
292 #clock-cells = <0>;
293 clock-frequency = <0>;
306 reg = <0 0xe6020000 0 0x0c>;
316 reg = <0 0xe6050000 0 0x16c>, <0 0xe6050800 0 0x16c>,
317 <0 0xe6051000 0 0x16c>, <0 0xe6051800 0 0x16c>;
323 reg = <0 0xe6050180 0 0x54>;
330 gpio-ranges = <&pfc 0 0 21>;
338 reg = <0 0xe6050980 0 0x54>;
345 gpio-ranges = <&pfc 0 32 25>;
353 reg = <0 0xe6051180 0 0x54>;
360 gpio-ranges = <&pfc 0 64 17>;
368 reg = <0 0xe6051980 0 0x54>;
375 gpio-ranges = <&pfc 0 96 19>;
382 reg = <0 0xe6078800 0 0x200>;
391 reg = <0 0xe60f0000 0 0x1004>;
404 reg = <0 0xe6130000 0 0x1004>;
423 reg = <0 0xe6140000 0 0x1004>;
442 reg = <0 0xe6148000 0 0x1004>;
460 reg = <0 0xe6150000 0 0x4000>;
464 #power-domain-cells = <0>;
470 reg = <0 0xe6160000 0 0x4000>;
475 reg = <0 0xe6180000 0 0x4000>;
482 reg = <0 0xe6198000 0 0x200>,
483 <0 0xe61a0000 0 0x200>,
484 <0 0xe61a8000 0 0x200>;
495 reg = <0 0xe61c0000 0 0x200>;
496 interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
508 reg = <0 0xe61e0000 0 0x30>;
522 reg = <0 0xe6fc0000 0 0x30>;
537 reg = <0 0xe6fd0000 0 0x30>;
552 reg = <0 0xe6fe0000 0 0x30>;
567 reg = <0 0xffc00000 0 0x30>;
582 reg = <0 0xe6444000 0 0x2800>;
593 reg = <0 0xe6500000 0 0x40>;
598 dmas = <&dmac0 0x91>, <&dmac0 0x90>,
599 <&dmac1 0x91>, <&dmac1 0x90>;
603 #size-cells = <0>;
610 reg = <0 0xe6508000 0 0x40>;
615 dmas = <&dmac0 0x93>, <&dmac0 0x92>,
616 <&dmac1 0x93>, <&dmac1 0x92>;
620 #size-cells = <0>;
627 reg = <0 0xe6510000 0 0x40>;
628 interrupts = <0 240 IRQ_TYPE_LEVEL_HIGH>;
632 dmas = <&dmac0 0x95>, <&dmac0 0x94>,
633 <&dmac1 0x95>, <&dmac1 0x94>;
637 #size-cells = <0>;
644 reg = <0 0xe66d0000 0 0x40>;
649 dmas = <&dmac0 0x97>, <&dmac0 0x96>,
650 <&dmac1 0x97>, <&dmac1 0x96>;
654 #size-cells = <0>;
661 reg = <0 0xe66d8000 0 0x40>;
666 dmas = <&dmac0 0x99>, <&dmac0 0x98>,
667 <&dmac1 0x99>, <&dmac1 0x98>;
671 #size-cells = <0>;
678 reg = <0 0xe66e0000 0 0x40>;
683 dmas = <&dmac0 0x9b>, <&dmac0 0x9a>,
684 <&dmac1 0x9b>, <&dmac1 0x9a>;
688 #size-cells = <0>;
695 reg = <0 0xe6540000 0 0x60>;
701 dmas = <&dmac0 0x31>, <&dmac0 0x30>,
702 <&dmac1 0x31>, <&dmac1 0x30>;
712 reg = <0 0xe6550000 0 0x60>;
718 dmas = <&dmac0 0x33>, <&dmac0 0x32>,
719 <&dmac1 0x33>, <&dmac1 0x32>;
729 reg = <0 0xe6560000 0 0x60>;
735 dmas = <&dmac0 0x35>, <&dmac0 0x34>,
736 <&dmac1 0x35>, <&dmac1 0x34>;
746 reg = <0 0xe66a0000 0 0x60>;
752 dmas = <&dmac0 0x37>, <&dmac0 0x36>,
753 <&dmac1 0x37>, <&dmac1 0x36>;
763 reg = <0 0xe65d0000 0 0x1000>, <0 0xe65d2000 0 0x0800>,
764 <0 0xe65d3000 0 0x2000>, <0 0xe65d5000 0 0x1200>,
765 <0 0xe65d6200 0 0x0e00>, <0 0xe65d7000 0 0x0400>,
766 <0 0xfe000000 0 0x400000>;
782 bus-range = <0x00 0xff>;
784 ranges = <0x01000000 0 0x00000000 0 0xfe000000 0 0x00400000>,
785 <0x02000000 0 0x30000000 0 0x30000000 0 0x10000000>;
786 dma-ranges = <0x42000000 0 0x00000000 0 0x00000000 1 0x00000000>;
788 interrupt-map-mask = <0 0 0 7>;
789 interrupt-map = <0 0 0 1 &gic GIC_SPI 416 IRQ_TYPE_LEVEL_HIGH>,
790 <0 0 0 2 &gic GIC_SPI 416 IRQ_TYPE_LEVEL_HIGH>,
791 <0 0 0 3 &gic GIC_SPI 416 IRQ_TYPE_LEVEL_HIGH>,
792 <0 0 0 4 &gic GIC_SPI 416 IRQ_TYPE_LEVEL_HIGH>;
800 reg = <0 0xe65d8000 0 0x1000>, <0 0xe65da000 0 0x0800>,
801 <0 0xe65db000 0 0x2000>, <0 0xe65dd000 0 0x1200>,
802 <0 0xe65de200 0 0x0e00>, <0 0xe65df000 0 0x0400>,
803 <0 0xee900000 0 0x400000>;
819 bus-range = <0x00 0xff>;
821 ranges = <0x01000000 0 0x00000000 0 0xee900000 0 0x00400000>,
822 <0x02000000 0 0xc0000000 0 0xc0000000 0 0x10000000>;
823 dma-ranges = <0x42000000 0 0x00000000 0 0x00000000 1 0x00000000>;
825 interrupt-map-mask = <0 0 0 7>;
826 interrupt-map = <0 0 0 1 &gic GIC_SPI 423 IRQ_TYPE_LEVEL_HIGH>,
827 <0 0 0 2 &gic GIC_SPI 423 IRQ_TYPE_LEVEL_HIGH>,
828 <0 0 0 3 &gic GIC_SPI 423 IRQ_TYPE_LEVEL_HIGH>,
829 <0 0 0 4 &gic GIC_SPI 423 IRQ_TYPE_LEVEL_HIGH>;
837 reg = <0 0xe65d0000 0 0x2000>, <0 0xe65d2000 0 0x1000>,
838 <0 0xe65d3000 0 0x2000>, <0 0xe65d5000 0 0x1200>,
839 <0 0xe65d6200 0 0x0e00>, <0 0xe65d7000 0 0x0400>,
840 <0 0xfe000000 0 0x400000>;
860 reg = <0 0xe65d8000 0 0x2000>, <0 0xe65da000 0 0x1000>,
861 <0 0xe65db000 0 0x2000>, <0 0xe65dd000 0 0x1200>,
862 <0 0xe65de200 0 0x0e00>, <0 0xe65df000 0 0x0400>,
863 <0 0xee900000 0 0x400000>;
882 reg = <0 0xe6860000 0 0x100>;
894 reg = <0 0xe6880000 0 0x20000>, <0 0xe68c0000 0 0x20000>;
975 #size-cells = <0>;
977 port@0 {
978 reg = <0>;
979 phys = <ð_serdes 0>;
995 reg = <0 0xe6e60000 0 64>;
1001 dmas = <&dmac0 0x51>, <&dmac0 0x50>,
1002 <&dmac1 0x51>, <&dmac1 0x50>;
1012 reg = <0 0xe6e68000 0 64>;
1018 dmas = <&dmac0 0x53>, <&dmac0 0x52>,
1019 <&dmac1 0x53>, <&dmac1 0x52>;
1029 reg = <0 0xe6c50000 0 64>;
1035 dmas = <&dmac0 0x57>, <&dmac0 0x56>,
1036 <&dmac1 0x57>, <&dmac1 0x56>;
1046 reg = <0 0xe6c40000 0 64>;
1052 dmas = <&dmac0 0x59>, <&dmac0 0x58>,
1053 <&dmac1 0x59>, <&dmac1 0x58>;
1063 reg = <0 0xe6e90000 0 0x0064>;
1066 dmas = <&dmac0 0x41>, <&dmac0 0x40>,
1067 <&dmac1 0x41>, <&dmac1 0x40>;
1072 #size-cells = <0>;
1079 reg = <0 0xe6ea0000 0 0x0064>;
1082 dmas = <&dmac0 0x43>, <&dmac0 0x42>,
1083 <&dmac1 0x43>, <&dmac1 0x42>;
1088 #size-cells = <0>;
1095 reg = <0 0xe6c00000 0 0x0064>;
1098 dmas = <&dmac0 0x45>, <&dmac0 0x44>,
1099 <&dmac1 0x45>, <&dmac1 0x44>;
1104 #size-cells = <0>;
1111 reg = <0 0xe6c10000 0 0x0064>;
1114 dmas = <&dmac0 0x47>, <&dmac0 0x46>,
1115 <&dmac1 0x47>, <&dmac1 0x46>;
1120 #size-cells = <0>;
1127 reg = <0 0xe7350000 0 0x1000>,
1128 <0 0xe7300000 0 0x10000>;
1157 iommus = <&ipmmu_ds0 0>, <&ipmmu_ds0 1>,
1170 reg = <0 0xe7351000 0 0x1000>,
1171 <0 0xe7310000 0 0x10000>;
1213 reg = <0 0xee140000 0 0x2000>;
1227 reg = <0 0xee480000 0 0x20000>;
1236 reg = <0 0xee4c0000 0 0x20000>;
1245 reg = <0 0xeed00000 0 0x20000>;
1254 reg = <0 0xeed40000 0 0x20000>;
1263 reg = <0 0xeefc0000 0 0x20000>;
1273 #address-cells = <0>;
1275 reg = <0x0 0xf1000000 0 0x20000>,
1276 <0x0 0xf1060000 0 0x110000>;
1282 reg = <0 0xfff00044 0 4>;
1290 thermal-sensors = <&tsc 0>;
1343 #clock-cells = <0>;
1345 clock-frequency = <0>;